# DAQ

# 6052E User Manual

Multifunction I/O Board for PCI/PXI/1394 Bus Computers



May 1999 Edition Part Number 322138B-01

#### Worldwide Technical Support and Product Information

www.natinst.com

#### National Instruments Corporate Headquarters

11500 North Mopac Expressway Austin, Texas 78759-3504 USA Tel: 512 794 0100

#### **Worldwide Offices**

Australia 03 9879 5166, Austria 0662 45 79 90 0, Belgium 02 757 00 20, Brazil 011 284 5011, Canada (Ontario) 905 785 0085, Canada (Québec) 514 694 8521, China 0755 3904939, Denmark 45 76 26 00, Finland 09 725 725 11, France 01 48 14 24 24, Germany 089 741 31 30, Hong Kong 2645 3186, India 91805275406, Israel 03 6120092, Italy 02 413091, Japan 03 5472 2970, Korea 02 596 7456, Mexico (D.F.) 5 280 7625, Mexico (Monterrey) 8 357 7695, Netherlands 0348 433466, Norway 32 27 73 00, Singapore 2265886, Spain (Madrid) 91 640 0085, Spain (Barcelona) 93 582 0251, Sweden 08 587 895 00, Switzerland 056 200 51 51, Taiwan 02 2377 1200, United Kingdom 01635 523545

For further support information, see the *Technical Support Resources* appendix. To comment on the documentation, send e-mail to techpubs@natinst.com.

© Copyright 1999 National Instruments Corporation. All rights reserved.

# **Important Information**

#### Warranty

The PCI-6052E and DAQPad-6052E for 1394 are warranted against defects in materials and workmanship for a period of one year from the date of shipment, as evidenced by receipts or other documentation. National Instruments will, at its option, repair or replace equipment that proves to be defective during the warranty period. This warranty includes parts and labor.

The media on which you receive National Instruments software are warranted not to fail to execute programming instructions, due to defects in materials and workmanship, for a period of 90 days from date of shipment, as evidenced by receipts or other documentation. National Instruments will, at its option, repair or replace software media that do not execute programming instructions if National Instruments receives notice of such defects during the warranty period. National Instruments does not warrant that the operation of the software shall be uninterrupted or error free.

A Return Material Authorization (RMA) number must be obtained from the factory and clearly marked on the outside of the package before any equipment will be accepted for warranty work. National Instruments will pay the shipping costs of returning to the owner parts which are covered by warranty.

National Instruments believes that the information in this document is accurate. The document has been carefully reviewed for technical accuracy. In the event that technical or typographical errors exist, National Instruments reserves the right to make changes to subsequent editions of this document without prior notice to holders of this edition. The reader should consult National Instruments if errors are suspected. In no event shall National Instruments be liable for any damages arising out of or related to this document or the information contained in it.

EXCEPT AS SPECIFIED HEREIN, NATIONAL INSTRUMENTS MAKES NO WARRANTIES, EXPRESS OR IMPLIED, AND SPECIFICALLY DISCLAIMS ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. CUSTOMER'S RIGHT TO RECOVER DAMAGES CAUSED BY FAULT OR NEGLIGENCE ON THE PART OF NATIONAL INSTRUMENTS SHALL BE LIMITED TO THE AMOUNT THERETOFORE PAID BY THE CUSTOMER. NATIONAL INSTRUMENTS WILL NOT BE LIABLE FOR DAMAGES RESULTING FROM LOSS OF DATA, PROFITS, USE OF PRODUCTS, OR INCIDENTAL OR CONSEQUENTIAL DAMAGES, EVEN IF ADVISED OF THE POSSIBILITY THEREOF. This limitation of the liability of National Instruments will apply regardless of the form of action, whether in contract or tort, including negligence. Any action against National Instruments must be brought within one year after the cause of action accrues. National Instruments shall not be liable for any delay in performance due to causes beyond its reasonable control. The warranty provided herein does not cover damages, defects, malfunctions, or service failures caused by owner's failure to follow the National Instruments installation, operation, or maintenance instructions; owner's modification of the product; owner's abuse, misuse, or negligent acts; and power failure or surges, fire, flood, accident, actions of third parties, or other events outside reasonable control.

#### Copyright

Under the copyright laws, this publication may not be reproduced or transmitted in any form, electronic or mechanical, including photocopying, recording, storing in an information retrieval system, or translating, in whole or in part, without the prior written consent of National Instruments Corporation.

#### Trademarks

 $\begin{array}{l} ComponentWorks^{^{TM}}, CVI^{^{TM}}, DAQ\text{-}STC^{^{TM}}, LabVIEW^{^{TM}}, Measure^{^{TM}}, MITE^{^{TM}}, natinst.com^{^{TM}}, NI\text{-}DAQ^{^{TM}}, NI\text{-}PGIA^{^{TM}}, PXI^{^{TM}}, RTSI^{^{TM}}, SCXI^{^{TM}}, and VirtualBench^{^{TM}} are trademarks of National Instruments Corporation. \end{array}$ 

Product and company names mentioned herein are trademarks or trade names of their respective companies.

#### WARNING REGARDING MEDICAL AND CLINICAL USE OF NATIONAL INSTRUMENTS PRODUCTS

National Instruments products are not designed with components and testing for a level of reliability suitable for use in or in connection with surgical implants or as critical components in any life support systems whose failure to perform can reasonably be expected to cause significant injury to a human. Applications of National Instruments products involving medical or clinical treatment can create a potential for death or bodily injury caused by product failure, or by errors on the part of the user or application designer. Because each end-user system is customized and differs from National Instruments testing platforms and because a user or application designer may use National Instruments products in combination with other products in a manner not evaluated or contemplated by National Instruments, the user or application designer is ultimately responsible for verifying and validating the suitability of National Instruments products whenever National Instruments products are incorporated in a system or application, including, without limitation, the appropriate design, process and safety level of such system or application.

#### **About This Manual**

| Conventions Used in This Manual | xi  |
|---------------------------------|-----|
| Related Documentation           | xii |

#### Chapter 1 Introduction

| About the 6052E Devices                   | 1-1 |
|-------------------------------------------|-----|
| Using PXI with CompactPCI                 | 1-2 |
| What You Need to Get Started              |     |
| Unpacking                                 | 1-4 |
| Software Programming Choices              | 1-4 |
| National Instruments Application Software | 1-4 |
| NI-DAQ Driver Software                    | 1-5 |
| Register-Level Programming                | 1-6 |
| Optional Equipment                        | 1-7 |

#### Chapter 2 Installation and Configuration

| Software Installation | 2-1 |
|-----------------------|-----|
| Hardware Installation | 2-1 |
| Configuration         | 2-3 |

#### Chapter 3 Hardware Overview

| Analog Input                                | -2 |
|---------------------------------------------|----|
| Input Mode3-                                | -2 |
| Input Polarity and Input Range3-            | .3 |
| Considerations for Selecting Input Ranges3- | -4 |
| Multichannel Scanning Considerations        | -4 |
| Analog Output                               | -5 |
| Analog Output Reference Selection           | -5 |
| Analog Output Polarity Selection            | -5 |
| Analog Output Reglitch                      | 6  |
| Analog Trigger                              | 6  |
| Digital I/O                                 | .9 |
| Timing Signal Routing                       |    |
| Programmable Function Inputs3-              | 10 |

| Board and RTSI Clocks | 3-11 |
|-----------------------|------|
| RTSI Triggers         | 3-11 |

### Chapter 4 Signal Connections

| I/O Connector                                                          |
|------------------------------------------------------------------------|
| Analog Input Signal Connections                                        |
| Types of Signal Sources                                                |
| Floating Signal Sources                                                |
| Ground-Referenced Signal Sources                                       |
| Input Configurations                                                   |
| Differential Connection Considerations (DIFF Input Configuration) 4-11 |
| Differential Connections for Ground-Referenced Signal Sources 4-11     |
| Differential Connections for Nonreferenced or Floating Signal          |
| Sources                                                                |
| Single-Ended Connection Considerations                                 |
| Single-Ended Connections for Floating Signal Sources                   |
| (RSE Configuration)                                                    |
| Single-Ended Connections for Grounded Signal Sources                   |
| (NRSE Configuration)                                                   |
| Common-Mode Signal Rejection Considerations                            |
| Analog Output Signal Connections                                       |
| Digital I/O Signal Connections                                         |
| Power Connections                                                      |
| Timing Connections                                                     |
| Programmable Function Input Connections                                |
| DAQ Timing Connections                                                 |
| SCANCLK Signal                                                         |
| EXTSTROBE* Signal                                                      |
| TRIG1 Signal                                                           |
| TRIG2 Signal                                                           |
| STARTSCAN Signal                                                       |
| CONVERT* Signal 4-28                                                   |
| AIGATE Signal 4-29                                                     |
| SISOURCE Signal                                                        |
| Waveform Generation Timing Connections                                 |
| WFTRIG Signal                                                          |
| UPDATE* Signal                                                         |
| UISOURCE Signal                                                        |
| General-Purpose Timing Signal Connections                              |
| GPCTR0_SOURCE Signal 4-34                                              |
| GPCTR0_GATE Signal 4-34                                                |
| GPCTR0_OUT Signal                                                      |

| GPCTR0_UP_DOWN Signal       | 4-36 |
|-----------------------------|------|
| GPCTR1_SOURCE Signal        |      |
| GPCTR1_GATE Signal          |      |
| GPCTR1_OUT Signal           |      |
| GPCTR1_UP_DOWN Signal       |      |
| FREQ_OUT Signal             |      |
| Field Wiring Considerations |      |

#### Chapter 5 Calibration

| Loading Calibration Constants | 5-1 |
|-------------------------------|-----|
| Self-Calibration              | 5-2 |
| External Calibration          | 5-2 |
| Other Considerations          | 5-3 |
|                               |     |

#### Appendix A Specifications

#### Appendix B Custom Cabling and Optional Connectors

#### Appendix C Common Questions

#### Appendix D Technical Support Resources

#### Glossary

#### Index

#### Figures

| Figure 1-1. | The Relationship between the Programming Environment, NI-DAQ, |     |
|-------------|---------------------------------------------------------------|-----|
|             | and Your Hardware1                                            | 1-6 |
|             |                                                               |     |
| Figure 3-1. | PCI-6052E, PXI-6052E, and DAQPad-6052E Block Diagram          | 3-1 |
| Figure 3-2. | Analog Trigger Block Diagram                                  | 3-6 |
| Figure 3-3. | Below-Low-Level Analog Triggering Mode                        | 3-7 |

| Figure 3-4.  | Above-High-Level Analog Triggering Mode                      | 3-7    |
|--------------|--------------------------------------------------------------|--------|
| Figure 3-5.  | Inside-Region Analog Triggering Mode                         |        |
| Figure 3-6.  | High-Hysteresis Analog Triggering Mode                       |        |
| Figure 3-7.  | Low-Hysteresis Analog Triggering Mode                        |        |
| Figure 3-8.  | CONVERT* Signal Routing                                      |        |
| Figure 3-9.  | PCI and DAQPad RTSI Bus Signal Connection                    |        |
| Figure 3-10. | PXI RTSI Bus Signal Connection                               |        |
| 0            |                                                              |        |
| Figure 4-1.  | I/O Connector Pin Assignment                                 | 4-2    |
| Figure 4-2.  | 6052E PGIA                                                   |        |
| Figure 4-3.  | Summary of Analog Input Connections                          |        |
| Figure 4-4.  | Differential Input Connections for Ground-Referenced Signals |        |
| Figure 4-5.  | Differential Input Connections for Nonreferenced Signals     |        |
| Figure 4-6.  | Single-Ended Input Connections for Nonreferenced or Floating |        |
| 0            | Signals                                                      | . 4-15 |
| Figure 4-7.  | Single-Ended Input Connections for Ground-Referenced Signals |        |
| Figure 4-8.  | Analog Output Connections                                    |        |
| Figure 4-9.  | Digital I/O Connections                                      |        |
| Figure 4-10. | Timing I/O Connections                                       |        |
| Figure 4-11. | Typical Posttriggered Acquisition                            |        |
| Figure 4-12. | Typical Pretriggered Acquisition                             |        |
| Figure 4-13. | SCANCLK Signal Timing                                        |        |
| Figure 4-14. | EXTSTROBE* Signal Timing                                     |        |
| Figure 4-15. | TRIG1 Input Signal Timing                                    |        |
| Figure 4-16. | TRIG1 Output Signal Timing                                   |        |
| Figure 4-17. | TRIG2 Input Signal Timing                                    |        |
| Figure 4-18. | TRIG2 Output Signal Timing                                   |        |
| Figure 4-19. | STARTSCAN Input Signal Timing                                |        |
| Figure 4-20. | STARTSCAN Output Signal Timing                               |        |
| Figure 4-21. | CONVERT* Input Signal Timing                                 |        |
| Figure 4-22. | CONVERT* Output Signal Timing                                |        |
| Figure 4-23. | SISOURCE Signal Timing                                       |        |
| Figure 4-24. | WFTRIG Input Signal Timing                                   |        |
| Figure 4-25. | WFTRIG Output Signal Timing                                  |        |
| Figure 4-26. | UPDATE* Input Signal Timing                                  |        |
| Figure 4-27. | UPDATE* Output Signal Timing                                 |        |
| Figure 4-28. | UISOURCE Signal Timing                                       |        |
| Figure 4-29. | GPCTR0_SOURCE Signal Timing                                  |        |
| Figure 4-30. | GPCTR0_GATE Signal Timing in Edge-Detection Mode             |        |
| Figure 4-31. | GPCTR0_OUT Signal Timing                                     |        |
| Figure 4-32. | GPCTR1_SOURCE Signal Timing                                  |        |
| Figure 4-33. | GPCTR1_GATE Signal Timing in Edge-Detection Mode             |        |
| Figure 4-34. | GPCTR1_OUT Signal Timing in Dage Detection inforce           |        |
| Figure 4-35. | GPCTR Timing Summary                                         |        |
| 0            |                                                              | -      |

| Figure B-1. | 68-Pin Connector Pin Assignments                     | B-2 |
|-------------|------------------------------------------------------|-----|
| Figure B-2. | 50-Pin Connector Pin Assignments                     | B-3 |
| Tables      |                                                      |     |
| Table 1-1.  | Pins Used by the PXI-6052E                           | 1-2 |
| Table 3-1.  | Available Input Configurations for the 6052E Devices |     |
| Table 3-2.  | Actual Range and Measurement Precision               |     |
| Table 4-1.  | I/O Connector Signal Descriptions                    | 4-3 |
| Table 4-2.  | I/O Signal Summary                                   | 4-6 |

This manual describes the electrical and mechanical aspects of the PCI-6052E, PXI-6052E, and DAQPad-6052E and contains information concerning operation and programming.

The PCI-6052E, PXI-6052E, and DAQPad-6052E are high-performance multifunction analog, digital, and timing I/O devices for PCI, PXI, and 1394 bus computers, respectively. Supported functions include analog input, analog output, digital I/O, and timing I/O.

# **Conventions Used in This Manual**

The following conventions are used in this manual:

| <>         | Angle brackets that contain numbers separated by an ellipsis represent a range of values associated with a bit or signal name—for example, DBIO<30>.                                                                                                                                                                                                                |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | This icon denotes a note, which alerts you to important information.                                                                                                                                                                                                                                                                                                |
|            | This icon denotes a caution, which advises you of precautions to take to avoid injury, data loss, or a system crash.                                                                                                                                                                                                                                                |
| bold       | Bold text denotes items that you must select or click on in the software,<br>such as menu items and dialog box options. Bold text also denotes<br>parameter names.                                                                                                                                                                                                  |
| CompactPCI | Refers to the core specification defined by the PCI Industrial Computer<br>Manufacturer's Group (PICMG)                                                                                                                                                                                                                                                             |
| italic     | Italic text denotes variables, emphasis, a cross reference, or an introduction<br>to a key concept. This font also denotes text that is a placeholder for a word<br>or value that you must supply.                                                                                                                                                                  |
| monospace  | Text in this font denotes text or characters that you should enter from the keyboard, sections of code, programming examples, and syntax examples. This font is also used for the proper names of disk drives, paths, directories, programs, subprograms, subroutines, device names, functions, operations, variables, filenames and extensions, and code excerpts. |
| NI-DAQ     | NI-DAQ refers to the NI-DAQ driver software for Macintosh or PC compatible computers unless otherwise noted.                                                                                                                                                                                                                                                        |

| PC           | Refers to all PC AT series computers with PCI bus unless otherwise noted.                                                                                                                                                                                                                                       |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PXI          | Stands for PCI eXtensions for Instrumentation. The PXI bus is an open specification for instrumentation-specific features.                                                                                                                                                                                      |
| PCI E Series | Refers to switchless and jumperless enhanced MIO devices that use the DAQ-STC for timing. The devices in the PCI E Series are PCI-MIO-16E-1, PCI-MIO-16E-4, PCI-MIO-16XE-10, PCI-MIO-16XE-50, PCI-6023E, PCI-6024E, PCI-6025E, PCI-6031E, PCI-6032E, PCI-6033E, PCI-6052E, PCI-6071E, PCI-6110E, and PCI-6111E. |
| SCXI         | SCXI stands for Signal Conditioning eXtensions for Instrumentation and is<br>a National Instruments product line designed to perform front-end signal<br>conditioning for National Instruments plug-in DAQ devices.                                                                                             |

### **Related Documentation**

The following documents contain information you may find helpful:

- DAQ-STC Technical Reference Manual
- National Instruments Application Note 025, *Field Wiring and Noise Considerations for Analog Signals*
- PCI Local Bus Specification
- PICMG CompactPCI 2.0 R2.1
- PXI Specification Revision 1.0

The following National Instruments manual contains detailed information for the register-level programmer:

• PCI E Series Register-Level Programmer Manual

This manual is available from National Instruments by request. You should not need the register-level programmer manual if you are using National Instruments driver or application software. Using NI-DAQ, ComponentWorks, LabVIEW, LabWindows/CVI, Measure, or VirtualBench software is easier than the low-level programming described in the register-level programmer manual.

# Introduction

This chapter describes the 6052E devices, lists what you need to get started, describes the optional software and optional equipment, and explains how to unpack your device.

## About the 6052E Devices

Thank you for buying a National Instruments 6052E device. The PCI-6052E, PXI-6052E, and DAQPad-6052E are completely Plug and Play, multifunction analog, digital, and timing I/O devices for PCI, PXI, and 1394 computers, respectively. Your device features two 16-bit ADCs with 16 analog inputs, 16-bit DACs with voltage outputs, eight lines of TTL-compatible digital I/O, and two 24-bit counter/timers for timing I/O. Because your device has no DIP switches, jumpers, or potentiometers, it is easily software-configured and calibrated.

The PCI-6052E and PXI-6052E are completely switchless and jumperless data acquisition (DAQ) devices. This feature is made possible by the National Instruments MITE bus interface chip that connects the device to the PCI/PXI I/O bus. The MITE implements the PCI Local Bus Specification so that the interrupts and base memory addresses are all software configured.

All 6052E devices use the National Instruments DAQ-STC system timing controller for time-related functions. The DAQ-STC consists of three timing groups that control analog input, analog output, and general-purpose counter/timer functions. These groups include a total of seven 24-bit and three 16-bit counters and a maximum timing resolution of 50 ns. The DAQ-STC makes possible such applications as buffered pulse generation, equivalent time sampling, and seamless sampling rate change.

With other DAQ devices, you cannot easily synchronize several measurement functions to a common trigger or timing event. The 6052E devices have the Real-Time System Integration (RTSI) bus to solve this problem. The RTSI bus consists of the National Instruments RTSI bus interface and a cable to route timing and trigger signals between several functions on as many as five DAQ devices in your computer. The 6052E devices can interface to an SCXI system so that you can acquire over 3,000 analog signals from thermocouples, RTDs, strain gauges, voltage sources, and current sources. You can also acquire or generate digital signals for communication and control. SCXI is the instrumentation front end for plug-in DAQ devices.

Detailed specifications of the 6052E devices are in Appendix A, *Specifications*.

# **Using PXI with CompactPCI**

Using PXI compatible products with standard CompactPCI products is an important feature provided by *PXI Specification Revision 1.0.* If you use a PXI compatible plug-in card in a standard CompactPCI chassis, you will be unable to use PXI-specific functions, but you can still use the basic plug-in card functions. For example, the RTSI bus on your PXI-6052E is available in a PXI chassis, but not in a CompactPCI chassis.

The CompactPCI specification permits vendors to develop sub-buses that coexist with the basic PCI interface on the CompactPCI bus. Compatible operation is not guaranteed between CompactPCI devices with different sub-buses nor between CompactPCI devices with sub-buses and PXI. The standard implementation for CompactPCI does not include these sub-buses. Your PXI-6052E will work in any standard CompactPCI chassis adhering to *PICMG CompactPCI 2.0 R2.1*.

PXI specific features are implemented on the J2 connector of the CompactPCI bus. Table 1-1 lists the J2 pins used by your PXI-6052E. Your PXI device is compatible with any Compact PCI chassis with a sub-bus that does not drive these lines. Even if the sub-bus is capable of driving these lines, the PXI device is still compatible as long as those pins on the sub-bus are disabled by default and not ever enabled. Damage may result if these lines are driven by the sub-bus.

| PXI-6052E<br>Signal | PXI Pin Name    | PXI J2 Pin Number               |
|---------------------|-----------------|---------------------------------|
| RTSI<05>            | PXI Trigger<05> | B16, A16, A17, A18, B18,<br>C18 |
| RTSI 6              | PXI Star        | D17                             |
| RTSI Clock          | PXI Trigger 7   | E16                             |

Table 1-1. Pins Used by the PXI-6052E

| PXI-6052E<br>Signal | PXI Pin Name | PXI J2 Pin Number                                               |
|---------------------|--------------|-----------------------------------------------------------------|
| Reserved            | LBL<03>      | C20, E20, A19, C19                                              |
| Reserved            | LBR<012>     | A21, C21, D21, E21, A20,<br>B20, E15, A3, C3, D3, E3,<br>A2, B2 |

Table 1-1. Pins Used by the PXI-6052E (Continued)

### What You Need to Get Started

To set up and use your 6052E device, you will need the following:

• One of the following:

PCI-6052E

PXI-6052E

DAQPad-6052E

Gosze User Manual

□ One of the following software packages and documentation:

ComponentWorks LabVIEW for Macintosh LabVIEW for Windows LabWindows/CVI for Windows Measure NI-DAQ for Macintosh NI-DAQ for PC Compatibles VirtualBench

**Vour computer** 

# Unpacking

Your device is shipped in an antistatic package to prevent electrostatic damage. Electrostatic discharge can damage several components on the device. To avoid such damage in handling the device, take the following precautions:

- Remove the device from the package and inspect the device for loose components or any other sign of damage. Notify National Instruments if the device appears damaged in any way. Do *not* install a damaged device into your computer.
- *Never* touch the exposed pins of connectors.

## **Software Programming Choices**

You have several options to choose from when programming your National Instruments DAQ and SCXI hardware. You can use National Instruments application software, NI-DAQ, or register-level programming.

#### **National Instruments Application Software**

ComponentWorks contains tools for data acquisition and instrument control built on NI-DAQ driver software. ComponentWorks provides a higher-level programming interface for building virtual instruments through standard OLE controls and DLLs. With ComponentWorks, you can use all of the configuration tools, resource management utilities, and interactive control utilities included with NI-DAQ.

LabVIEW features interactive graphics, a state-of-the-art user interface, and a powerful graphical programming language. The LabVIEW Data Acquisition VI Library, a series of VIs for using LabVIEW with National Instruments DAQ hardware, is included with LabVIEW. The LabVIEW Data Acquisition VI Library is functionally equivalent to NI-DAQ software.

LabWindows/CVI features interactive graphics, state-of-the-art user interface, and uses the ANSI standard C programming language. The LabWindows/CVI Data Acquisition Library, a series of functions for using LabWindows/CVI with National Instruments DAQ hardware, is included with the NI-DAQ software kit. The LabWindows/CVI Data Acquisition Library is functionally equivalent to the NI-DAQ software. VirtualBench features virtual instruments that combine DAQ products, software, and your computer to create a stand-alone instrument with the added benefit of the processing, display, and storage capabilities of your computer. VirtualBench instruments load and save waveform data to disk in the same forms that can be used in popular spreadsheet programs and word processors.

Using ComponentWorks, LabVIEW, LabWindows/CVI, or VirtualBench software will greatly reduce the development time for your data acquisition and control application.

#### **NI-DAQ Driver Software**

The NI-DAQ driver software is included at no charge with all National Instruments DAQ hardware. NI-DAQ is not packaged with SCXI or accessory products, except for the SCXI-1200. NI-DAQ has an extensive library of functions that you can call from your application programming environment. These functions include routines for analog input (A/D conversion), buffered data acquisition (high-speed A/D conversion), analog output (D/A conversion), waveform generation (timed D/A conversion), digital I/O, counter/timer operations, SCXI, RTSI, self-calibration, messaging, and acquiring data to extended memory.

NI-DAQ has both high-level DAQ I/O functions for maximum ease of use and low-level DAQ I/O functions for maximum flexibility and performance. Examples of high-level functions are streaming data to disk or acquiring a certain number of data points. An example of a low-level function is writing directly to registers on the DAQ device. NI-DAQ does not sacrifice the performance of National Instruments DAQ devices because it lets multiple devices operate at their peak.

NI-DAQ also internally addresses many of the complex issues between the computer and the DAQ hardware such as programming interrupts and DMA controllers. NI-DAQ maintains a consistent software interface among its different versions so that you can change platforms with minimal modifications to your code. Whether you are using conventional programming languages or National Instruments application software, your application uses the NI-DAQ driver software, as illustrated in Figure 1-1.



Figure 1-1. The Relationship between the Programming Environment, NI-DAQ, and Your Hardware

#### **Register-Level Programming**

The final option for programming any National Instruments DAQ hardware is to write register-level software. Writing register-level programming software can be very time-consuming and inefficient, and is not recommended for most users.

Even if you are an experienced register-level programmer, using NI-DAQ or application software to program your National Instruments DAQ hardware is easier than, and as flexible as, register-level programming, and can save weeks of development time.

# **Optional Equipment**

National Instruments offers a variety of products to use with your device, including cables, connector blocks, and other accessories, as follows:

- Cables and cable assemblies, shielded and ribbon
- Connector blocks, shielded and unshielded 50- and 68-pin screw terminals
- RTSI bus cables
- SCXI modules and accessories for isolating, amplifying, exciting, and multiplexing signals for relays and analog output. With SCXI you can condition and acquire up to 3,072 channels.
- Low channel count signal conditioning modules, devices, and accessories, including conditioning for strain gauges and RTDs, simultaneous sample and hold, and relays

For specific information about these products, refer to your National Instruments catalogue or Web site or call the office nearest you.



# Installation and Configuration

This chapter explains how to install and configure your device.

# **Software Installation**

Install your software before you install your device. Refer to the appropriate release notes indicated below for specific instructions on the software installation sequence.

If you are using LabVIEW, LabWindows/CVI, other National Instruments application software packages, or the NI-DAQ driver software, refer to the appropriate release notes. After you have installed your application software, refer to your NI-DAQ release notes and follow the instructions given there for your operating system and application software package.

If you are a register-level programmer, refer to the *PCI E Series Register-Level Programmer Manual* and the *DAQ-STC Technical Reference Manual* for software configuration information.

# Hardware Installation

You can install your PCI-6052E or PXI-6052E in any available 5 V PCI or PXI slot, respectively, in your computer. However, to achieve best noise performance, leave as much room as possible between the PCI-6052E and PXI-6052E and other devices. You can connect your DAQPad-6052E to any available 1394 port. The following are general installation instructions. Consult your computer user manual or technical reference manual for specific instructions and warnings.

- ◆ PCI-6052E
  - 1. Turn off and unplug your computer.
  - 2. Remove the top cover of your computer.
  - 3. Remove the expansion slot cover on the back panel of the computer.
  - 4. Touch any metal part of your computer chassis to discharge any static electricity that might be on your clothes or body.

- 5. Insert your device into a 5 V PCI slot. Gently rock the device to ease it into place. It may be a tight fit, but *do not force* the device into place.
- 6. If required, screw the mounting bracket of the PCI-6052E to the back panel rail of the computer.
- 7. Visually verify the installation.
- 8. Replace the cover.
- 9. Plug in and turn on your computer.

The PCI-6052E is now installed.

- PXI-6052E
  - 1. Turn off and unplug your computer.
  - 2. Choose an unused PXI slot in your system. For maximum performance, the PXI-6052E has an onboard DMA controller that can only be used if the device is installed in a slot that supports bus arbitration, or bus master cards. National Instruments recommends installing the PXI-6052E in such a slot. The PXI specification requires all slots to support bus master cards, but the CompactPCI specification does not. If you install in a CompactPCI non-master slot, you must disable the PXI-6052E onboard DMA controller using software.
  - 3. Remove the filler panel for the slot you have chosen.
  - 4. Insert the PXI-6052E into a 5 V PXI slot. Use the injector/ejector handle to fully insert the device into the chassis.
  - 5. Screw the front panel of the PXI-6052E to the front panel mounting rail of the system.
  - 6. Plug in and turn on your computer.

The PXI-6052E is now installed.

♦ DAQPad-6052E

**Note** If you are *not* using the BP-1 battery pack, follow the instructions in the next section. If you are using the BP-1 battery pack, follow the installation instructions in your BP-1 installation guide and disregard step 1 in this section.

- 1. Connect the power cord to the wall outlet and the DAQPad device.
- 2. Connect the 1394 cable from the computer or any other 1394 device to the port on your DAQPad device. Your computer should detect your DAQPad device immediately. When the computer recognizes your DAQPad device, the COM LED on the front panel will blink. Refer to the *Configuration* section for information on LEDs.
- 3. The power LED should be on. Refer to the *Configuration* section for information on LEDs.
- 4. Configure your DAQPad device and any accessories with NI-DAQ.

Your DAQPad-6052E is now installed. You are now ready to configure your hardware and software.

### Configuration

R

♦ PCI-6052E and PXI-6052E

Due to the National Instruments standard architecture for data acquisition, and the PCI and PXI bus specification, the PCI-6052E and PXI-6052E are completely software configurable. You must perform two types of configuration on the PCI-6052E and PXI-6052E—bus-related and data acquisition-related configuration.

The PCI-6052E and PXI-6052E are fully compatible with the industry-standard *PCI Local Bus Specification Revision 2.0* and *PXI Specification Revision 1.0*. This allows the PCI/PXI system to automatically perform all bus-related configurations and requires no user interaction. Bus-related configuration includes setting the device base memory address and interrupt channel.

You can modify data acquisition-related configuration settings such as analog input polarity and range, analog input mode, and others through application level software, such as NI-DAQ, ComponentWorks, LabVIEW, LabWindows/CVI, and VirtualBench. ♦ DAQPad-6052E

The DAQPad-6052E is a completely software-configurable, hot Plug and Play instrument. The Plug and Play services query the instrument and allocate the required resources. The operating system enables the instrument for operation. Refer to your software documentation for more information.

The DAQPad-6052E is equipped with two LEDs to help you determine the state of your device:

- Power LED
  - Power LED-off—no power is being provided to the device. Either the power cord is unplugged, or the power source is broken.
  - Power LED-dim—the device is receiving power, but is not connected to an active 1394 port.
  - Power LED-on—the device is receiving power and is connected to an active 1394 port.
- Communication LED—the COM LED blinks whenever the device sends or receives any commands or data. This LED should blink once when you first plug in your device. If you are transferring a lot of data, this light should be on or blinking continuously.

Refer to your software documentation for configuration instructions.

# **Hardware Overview**

This chapter presents an overview of the hardware functions on your 6052E device.

Figure 3-1 shows a block diagram for the 6052E devices.



Figure 3-1. PCI-6052E, PXI-6052E, and DAQPad-6052E Block Diagram

# **Analog Input**

The analog input section of the 6052E is software configurable. You can select different analog input configurations through application software designed to control your device. The following sections describe in detail each of the analog input categories.

#### **Input Mode**

The 6052E devices have three different input modes—nonreferenced single-ended (NRSE) input, referenced single-ended (RSE) input, and differential (DIFF) input. The single-ended input configurations provide up to 16 channels. The DIFF input configuration provides up to eight channels. Input modes are programmed on a per channel basis for multimode scanning. For example, you can configure the circuitry to scan 12 channels—four differentially-configured channels and eight single-ended channels. Table 3-1 describes the three input configurations.

| Configuration | Description                                                                                                                                                                                                                                    |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIFF          | A channel configured in DIFF mode uses two analog<br>input lines. One line connects to the positive input of<br>the device programmable gain instrumentation<br>amplifier (PGIA), and the other connects to the<br>negative input of the PGIA. |
| RSE           | A channel configured in RSE mode uses one analog<br>input line, which connects to the positive input of the<br>PGIA. The negative input of the PGIA is internally<br>tied to analog input ground (AIGND).                                      |
| NRSE          | A channel configured in NRSE mode uses one analog<br>input line, which connects to the positive input of the<br>PGIA. The negative input of the PGIA connects to<br>analog input sense (AISENSE).                                              |

Table 3-1. Available Input Configurations for the 6052E Devices

For more information about the three types of input configuration, refer to the *Analog Input Signal Connections* section in Chapter 4, *Signal Connections*, which contains diagrams showing the signal paths for the three configurations.

#### **Input Polarity and Input Range**

The 6052E devices have two input polarities—unipolar and bipolar. Unipolar input means that the input voltage range is between 0 and  $V_{ref}$ , where  $V_{ref}$  is a positive reference voltage. Bipolar input means that the input voltage range is between  $-V_{ref}/2$  and  $+V_{ref}/2$ . So, the device has a unipolar input range of 10 V (0 to 10 V) and a bipolar input range of 10 V (±5 V).

Polarity and range settings can be programmed on a per channel basis so that you can configure each input channel uniquely.

The software-programmable gain on the 6052E devices increases the overall flexibility of each device by matching the input signal ranges to those that the ADC can accommodate. Each device has gains of 0.5, 1, 2, 5, 10, 20, 50, and 100 and is suited for a wide variety of signal levels. With the proper gain setting, you can use the full resolution of the ADC to measure the input signal. Table 3-2 shows the overall input range and precision according to the input range configuration and gain used.

| Range<br>Configuration | Gain  | Actual Input Range | Precision* |
|------------------------|-------|--------------------|------------|
| 0 to +10 V             | 1.0   | 0 to +10 V         | 153 μV     |
|                        | 2.0   | 0 to +5 V          | 76.3 μV    |
|                        | 5.0   | 0 to +2 V          | 30.5 µV    |
|                        | 10.0  | 0 to +1 V          | 15.3 µV    |
|                        | 20.0  | 0 to +500 mV       | 7.63 μV    |
|                        | 50.0  | 0 to +200 mV       | 3.05 µV    |
|                        | 100.0 | 0 to +100 mV       | 1.53 μV    |
| -5 to +5 V             | 0.5   | -10 to +10 V       | 305 µV     |
|                        | 1.0   | -5 to +5 V         | 153 µV     |
|                        | 2.0   | -2.5 to +2.5 V     | 76.3 μV    |
|                        | 5.0   | −1 to +1 V         | 30.5 µV    |
|                        | 10.0  | -500 to +500 mV    | 15.6 μV    |
|                        | 20.0  | -250 to +250 mV    | 7.63 μV    |
|                        | 50.0  | -100 to +100 mV    | 3.05 µV    |
|                        | 100.0 | -50 to +50 mV      | 1.53 μV    |

Table 3-2. Actual Range and Measurement Precision

\* The value of 1 LSB of the 16-bit ADC; that is, the voltage increment corresponding to a change of one count in the ADC 16-bit count.

Note: See Appendix A, Specifications, for absolute maximum ratings.

#### **Considerations for Selecting Input Ranges**

The input polarity and range you select depends on the expected range of the incoming signal. A large input range can accommodate a large signal variation but reduces the voltage resolution. Choosing a smaller input range improves the voltage resolution but may result in the input signal going out of range. For best results, match the input range as closely as possible to the expected range of the input signal. For example, if you are certain the input signal will not be below 0 V, unipolar input polarity is best. However, if the signal is negative, you will get inaccurate readings if you use unipolar input polarity.

#### **Multichannel Scanning Considerations**

The 6052E can scan multiple channels at the same maximum rate as its single-channel rate; however, pay careful attention to the settling time. The settling time is independent of the selected gain, even at the maximum sampling rate. The settling time for the very high-speed devices is gain dependent, which can affect the useful sampling rate for a given gain. No extra settling time is necessary between channels as long as the gain is constant and source impedances are low. Refer to Appendix A, *Specifications*, for a complete listing of settling times.

When scanning among channels at various gains, the settling times may increase. When the PGIA switches to a higher gain, the signal on the previous channel may be well outside the new, smaller range. For instance, suppose a 4 V signal is connected to channel 0 and a 1 mV signal is connected to channel 1, and suppose the PGIA is programmed to apply a gain of one to channel 0 and a gain of 100 to channel 1. When the multiplexer switches to channel 1 and the PGIA switches to a gain of 100, the new full-scale range is 100 mV (if the ADC is in unipolar mode).

The approximately 4 V step from 4 V to 1 mV is 4,000% of the new full-scale range. For a 16-bit device to settle within 0.0015% (15 ppm or 1 LSB) of the 100 mV full-scale range on channel 1, the input circuitry has to settle within 0.00004% (0.4 ppm or 1/400 LSB) of the 4 V step. It may take as long as 200  $\mu$ s for the circuitry to settle this much. In general, this extra settling time is not needed when the PGIA is switching to a lower gain.

Settling times can also increase when scanning high-impedance signals due to a phenomenon called *charge injection*, where the analog input multiplexer injects a small amount of charge into each signal source when that source is selected. If the impedance of the source is not low enough,

the effect of the charge—a voltage error—will not have decayed by the time the ADC samples the signal. For this reason, keep source impedances under 1 k $\Omega$  to perform high-speed scanning.

Due to problems with settling times, multichannel scanning is not recommended unless sampling rates are low enough or it is necessary to sample several signals as nearly simultaneously as possible. The data is much more accurate and channel-to-channel independent if you acquire data from each channel independently (for example, 100 points from channel 0, then 100 points from channel 1, then 100 points from channel 2, and so on).

# Analog Output

The 6052E devices supply two channels of analog output voltage at the I/O connector. The reference and range for the analog output circuitry is software-selectable. The reference can be either internal or external, whereas the range can be either bipolar or unipolar.

#### **Analog Output Reference Selection**

You can connect each D/A converter (DAC) to an internal reference of 10 V or to the external reference signal connected to the EXTREF pin on the I/O connector. This signal applied to EXTREF should be within  $\pm 11$  V. You do not need to configure both channels for the same mode.

#### **Analog Output Polarity Selection**

You can configure each analog output channel for either unipolar or bipolar output. A unipolar configuration has a range of 0 to  $V_{ref}$  at the analog output. A bipolar configuration has a range of  $-V_{ref}$  to  $+V_{ref}$  at the analog output.  $V_{ref}$  is the voltage reference used by the DACs in the analog output circuitry and can be either the +10 V onboard reference or an externally supplied reference within ±11 V. You do not need to configure both channels for the same range.

Selecting a bipolar range for a particular DAC means that any data written to that DAC will be interpreted as two's complement format. In two's complement mode, data values written to the analog output channel can be either positive or negative. If you select unipolar range, data is interpreted in straight binary format. In straight binary mode, data values written to the analog output channel range must be positive.

#### **Analog Output Reglitch**

In normal operation, a DAC output will glitch whenever it is updated with a new value. The glitch energy differs from code to code and appears as distortion in the frequency spectrum. Each analog output contains a reglitch circuit that generates uniform glitch energy at every code rather than large glitches at the major code transitions. This uniform glitch energy appears as a multiple of the update rate in the frequency spectrum. Notice that this reglitch circuit does *not* eliminate the glitches; it only makes them more uniform in size.

# **Analog Trigger**

M

In addition to supporting internal software triggering and external digital triggering to initiate a data acquisition sequence, the 6052E devices also support analog triggering. You can configure the analog trigger circuitry to accept either a direct analog input from the PFI0/TRIG1 pin on the I/O connector or a postgain signal from the output of the PGIA, as shown in Figure 3-2. The trigger-level range for the direct analog channel is in 4.9 mV steps. The range for the post-PGIA trigger selection is the full-scale range of the selected channel. The resolution is that range divided by 4,096.

**Note** The PFI0/TRIG1 pin is an analog input when configured as an analog trigger. Therefore, it is susceptible to crosstalk from adjacent pins, which can result in false triggering when the pin is left unconnected. To avoid false triggering, make sure this pin is connected to a low-impedance signal source (less than 1 k $\Omega$  source impedance) if you plan to enable this input via software.



Figure 3-2. Analog Trigger Block Diagram

There are five analog triggering modes available, as shown in Figures 3-3 through 3-7. You can set **lowValue** and **highValue** independently in software.

In below-low-level analog triggering mode, the trigger is generated when the signal value is less than **lowValue**. **HighValue** is unused.



Figure 3-3. Below-Low-Level Analog Triggering Mode

In above-high-level analog triggering mode, the trigger is generated when the signal value is greater than **highValue**. LowValue is unused.



Figure 3-4. Above-High-Level Analog Triggering Mode

In inside-region analog triggering mode, the trigger is generated when the signal value is between the **lowValue** and the **highValue**.



Figure 3-5. Inside-Region Analog Triggering Mode

In high-hysteresis analog triggering mode, the trigger is generated when the signal value is greater than **highValue**, with the hysteresis specified by **lowValue**.



Figure 3-6. High-Hysteresis Analog Triggering Mode

In low-hysteresis analog triggering mode, the trigger is generated when the signal value is less than **lowValue**, with the hysteresis specified by **highValue**.



Figure 3-7. Low-Hysteresis Analog Triggering Mode

The analog trigger circuit generates an internal digital trigger based on the analog input signal and the user-defined trigger levels. This digital trigger can be used by any of the timing sections of the DAQ-STC, including the analog input, analog output, and general-purpose counter/timer sections. For example, the analog input section can be configured to acquire *n* scans after the analog input signal crosses a specific threshold. The analog output section can be configured to update its outputs whenever the analog input signal crosses a specific threshold.

# Digital I/O

The 6052E devices contain eight lines of digital I/O for general-purpose use. You can individually software-configure each line for either input or output. At system startup and reset, the digital I/O ports are all high impedance.

The hardware up/down control for general-purpose counters 0 and 1 are connected onboard to DIO6 and DIO7, respectively. Thus, you can use DIO6 and DIO7 to control the general-purpose counters. The up/down control signals are input only and do not affect the operation of the DIO lines.

### **Timing Signal Routing**

The DAQ-STC provides a very flexible interface for connecting timing signals to other devices or external circuitry. Your device uses the RTSI bus to interconnect timing signals between devices, and the Programmable Function Input (PFI) pins on the I/O connector to connect the device to external circuitry. These connections are designed to enable your device to both control and be controlled by other devices and circuits.

There are a total of 13 timing signals internal to the DAQ-STC that can be controlled by an external source. These timing signals can also be controlled by signals generated internally to the DAQ-STC, and these selections are fully software configurable. Figure 3-8 shows an example of the signal routing multiplexer controlling the CONVERT\* signal.



Figure 3-8. CONVERT\* Signal Routing

This figure shows that CONVERT\* can be generated from a number of sources, including the external signals RTSI<0..6> and PFI<0..9> and the internal signals Sample Interval Counter TC and GPCTR0\_OUT.

Many of these timing signals are also available as outputs on the RTSI pins, as indicated in the *RTSI Triggers* section later in this chapter, and on the PFI pins, as indicated in Chapter 4, *Signal Connections*.

#### **Programmable Function Inputs**

Ten PFI signals are connected to the signal routing multiplexer for each timing signal, and software can select one of the PFI pins as the external source for a given timing signal. It is important to note that any of the PFI pins can be used as an input by any of the timing signals and that multiple timing signals can use the same PFI simultaneously. This flexible routing scheme reduces the need to change physical connections to the I/O connector for different applications. You can also individually enable each

of the PFI pins to output a specific internal timing signal. For example, if you need the UPDATE\* signal as an output on the I/O connector, software can turn on the output driver for the PFI5/UPDATE\* pin.

#### **Board and RTSI Clocks**

Many functions performed by the 6052E devices require a frequency timebase to generate the necessary timing signals for controlling A/D conversions, DAC updates, or general-purpose signals at the I/O connector.

A 6052E devices can use either its internal 20 MHz timebase or a timebase received over the RTSI bus. In addition, if you configure the device to use the internal timebase, you can also program the device to drive its internal timebase over the RTSI bus to another device that is programmed to receive this timebase signal. This clock source, whether local or from the RTSI bus, is used directly by the device as the primary frequency source. The default configuration at startup is to use the internal timebase without driving the RTSI bus timebase signal. This timebase is software selectable. The PCI-6052E and DAQPad-6052E have separate connectors for the RTSI bus. The PXI-6052E uses signals on the PXI backplane for RTSI Clock. The RTSI Clock signal uses the PXI trigger <7> line for this connection.

#### **RTSI Triggers**

The RTSI trigger lines on the RTSI bus provide a very flexible interconnection scheme for any 6052E device sharing the RTSI bus. The PCI-6052E and PXI-6052E have seven trigger lines, and the DAQPad-6052E has four trigger lines. These bidirectional lines can drive any of eight timing signals onto the RTSI bus and can receive any of these timing signals. This signal connection scheme is shown in Figure 3-9. For the PXI-6052E, the RTSI trigger lines connect to other devices through the PXI bus on the PXI backplane. RTSI<0..5> connect to PXI Trigger<0..5>, respectively. RTSI<6> connects to PXI Star. This signal connection scheme is shown in Figure 3-10.



Figure 3-9. PCI and DAQPad RTSI Bus Signal Connection



Figure 3-10. PXI RTSI Bus Signal Connection

Refer to the *Timing Connections* section of Chapter 4, *Signal Connections*, for a description of the signals shown in Figure 3-9 and 3-10.

# **Signal Connections**

This chapter describes how to make input and output signal connections to your device via the device I/O connector.

The I/O connector has 68 pins that you can connect to 68-pin accessories with the SH6868 shielded cable or the R6868 ribbon cable. You can connect your device to 50-pin signal conditioning modules and terminal blocks with the SH6850 shielded cable or R6850 ribbon cable.

# I/O Connector

Figure 4-1 shows the pin assignments for the 68-pin I/O connector. Refer to Appendix B, *Custom Cabling and Optional Connectors*, for the pin assignments of the 50-pin connector. A signal description follows the figures.

**Caution** Connections that exceed any of the maximum ratings of input or output signals on the 6052E device can damage the device and the computer. Maximum input ratings for each signal are given in the *Protection* column of Table 4-2. National Instruments is *not* liable for any damages resulting from such signal connections.

| ACH8             | 34 | 68 | ACH0               |
|------------------|----|----|--------------------|
| ACH1             | 33 | 67 | AIGND              |
| AIGND            | 32 | 66 | ACH9               |
| ACH10            | 31 | 65 | ACH2               |
| ACH3             | 30 | 64 | AIGND              |
| AIGND            | 29 | 63 | ACH11              |
| ACH4             | 28 | 62 | AISENSE            |
| AIGND            | 27 | 61 | ACH12              |
| ACH13            | 26 | 60 | ACH5               |
| ACH6             | 25 | 59 | AIGND              |
| AIGND            | 24 | 58 | ACH14              |
| ACH15            | 23 | 57 | ACH7               |
| DAC0OUT          | 22 | 56 | AIGND              |
| DAC1OUT          | 21 | 55 | AOGND              |
| EXTREF           | 20 | 54 | AOGND              |
| DIO4             | 19 | 53 | DGND               |
| DGND             | 18 | 52 | DIO0               |
| DIO1             | 17 | 51 | DIO5               |
| DIO6             | 16 | 50 | DGND               |
| DGND             | 15 | 49 | DIO2               |
| +5 V             | 14 | 48 | DIO7               |
| DGND             | 13 | 47 | DIO3               |
| DGND             | 12 | 46 | SCANCLK            |
| PFI0/TRIG1       | 11 | 45 | EXTSTROBE*         |
| PFI1/TRIG2       | 10 | 44 | DGND               |
| DGND             | 9  | 43 | PFI2/CONVERT*      |
| +5 V             | 8  | 42 | PFI3/GPCTR1_SOURCE |
| DGND             | 7  | 41 | PFI4/GPCTR1_GATE   |
| PFI5/UPDATE*     | 6  | 40 | GPCTR1_OUT         |
| PFI6/WFTRIG      | 5  | 39 | DGND               |
| DGND             | 4  | 38 | PFI7/STARTSCAN     |
| PFI9/GPCTR0_GATE | 3  | 37 | PFI8/GPCTR0_SOURCE |
| GPCTR0_OUT       | 2  | 36 | DGND               |
| FREQ_OUT         | 1  | 35 | DGND               |

Figure 4-1. I/O Connector Pin Assignment

| Signal Name | Reference | Direction       | Description                                                                                                                                                                                                                                                                      |  |  |  |
|-------------|-----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| AIGND       |           | —               | Analog Input Ground—These pins are the reference point for<br>single-ended measurements in RSE configuration and the bias<br>current return point for differential measurements. All three<br>ground references—AIGND, AOGND, and DGND—are<br>connected together on your device. |  |  |  |
| ACH<015>    | AIGND     | Input           | Analog Input Channels 0 through 15—Each channel pair,<br>ACH $<$ <i>i</i> , <i>i</i> +8> ( <i>i</i> = 07), can be configured as either one<br>differential input or two single-ended inputs.                                                                                     |  |  |  |
| AISENSE     | AIGND     | Input           | Analog Input Sense—This pin serves as the reference node for<br>any of channels ACH <015> in NRSE configuration.                                                                                                                                                                 |  |  |  |
| DAC0OUT     | AOGND     | Output          | Analog Channel 0 Output—This pin supplies the voltage output of analog output channel 0.                                                                                                                                                                                         |  |  |  |
| DAC10UT     | AOGND     | Output          | Analog Channel 1 Output—This pin supplies the voltage output of analog output channel 1.                                                                                                                                                                                         |  |  |  |
| EXTREF      | A0GND     | Input           | External Reference—This is the external reference input for the analog output circuitry.                                                                                                                                                                                         |  |  |  |
| AOGND       |           | _               | Analog Output Ground—The analog output voltages are<br>referenced to this node. All three ground references—AIGND<br>AOGND, and DGND—are connected together on your 6052E<br>device.                                                                                             |  |  |  |
| DGND        | _         | _               | Digital Ground—This pin supplies the reference for the digits<br>signals at the I/O connector as well as the +5 VDC supply. A<br>three ground references—AIGND, AOGND, and DGND—an<br>connected together on your 6052E device.                                                   |  |  |  |
| DIO<07>     | DGND      | Input or Output | Digital I/O signals—DIO 6 and 7 can control the up/down signal of general-purpose counters 0 and 1, respectively.                                                                                                                                                                |  |  |  |
| +5 V        | DGND      | Output          | +5 VDC Source—These pins are fused for up to 1 A of<br>+5 V supply. The fuse is self-resetting.                                                                                                                                                                                  |  |  |  |
| SCANCLK     | DGND      | Output          | Scan Clock—This pin pulses once for each A/D conversion i<br>the scanning modes when enabled. The low-to-high edge<br>indicates when the input signal can be removed from the inpu<br>or switched to another signal.                                                             |  |  |  |
| EXTSTROBE*  | DGND      | Output          | External Strobe—This output can be toggled under software control to latch signals or trigger events on external devices.                                                                                                                                                        |  |  |  |

| Signal Name        | Reference | Direction | Description                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|--------------------|-----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| PFI0/TRIG1         | DGND      | Input     | PFI0/Trigger 1—As an input, this is either one of the<br>Programmable Function Inputs (PFIs) or the source for the<br>hardware analog trigger. PFI signals are explained in the<br><i>Timing Connections</i> section in this chapter. The hardware<br>analog trigger is explained in the <i>Analog Trigger</i> section in<br>Chapter 3, <i>Hardware Overview</i> . |  |  |  |  |  |
|                    |           | Output    | As an output, this is the TRIG1 signal. In posttrigger data acquisition sequences, a low-to-high transition indicates the initiation of the acquisition sequence. In pretrigger applications, a low-to-high transition indicates the initiation of the pretrigger conversions.                                                                                     |  |  |  |  |  |
| PFI1/TRIG2         | DGND      | Input     | PFI1/Trigger 2—As an input, this is one of the PFIs.                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
|                    |           | Output    | As an output, this is the TRIG2 signal. In pretrigger<br>applications, a low-to-high transition indicates the initiation of<br>the posttrigger conversions. TRIG2 is not used in posttrigger<br>applications.                                                                                                                                                      |  |  |  |  |  |
| PFI2/CONVERT*      | DGND      | Input     | PFI2/Convert—As an input, this is one of the PFIs.                                                                                                                                                                                                                                                                                                                 |  |  |  |  |  |
|                    |           | Output    | As an output, this is the CONVERT* signal. A high-to-low edge on CONVERT* indicates that an A/D conversion is occurring.                                                                                                                                                                                                                                           |  |  |  |  |  |
| PFI3/GPCTR1_SOURCE | DGND      | Input     | PFI3/Counter 1 Source—As an input, this is one of the PFIs.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|                    |           | Output    | As an output, this is the GPCTR1_SOURCE signal. This signal reflects the actual source connected to the general-purpose counter 1.                                                                                                                                                                                                                                 |  |  |  |  |  |
| PFI4/GPCTR1_GATE   | DGND      | Input     | PFI4/Counter 1 Gate—As an input, this is one of the PFIs.                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|                    |           | Output    | As an output, this is the GPCTR1_GATE signal. This signal reflects the actual gate signal connected to the general-purpose counter 1.                                                                                                                                                                                                                              |  |  |  |  |  |
| GPCTR1_OUT         | DGND      | Output    | Counter 1 Output—This output is from the general-purpose counter 1 output.                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| PFI5/UPDATE*       | DGND      | Input     | PFI5/Update—As an input, this is one of the PFIs.                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                    |           | Output    | As an output, this is the UPDATE* signal. A high-to-low edge<br>on UPDATE* indicates that the analog output primary group is<br>being updated.                                                                                                                                                                                                                     |  |  |  |  |  |

| Table 4-1. | I/O Connector Signal Descriptions (Continued) |
|------------|-----------------------------------------------|
|------------|-----------------------------------------------|

| Signal Name        | Reference | Direction | Description                                                                                                                                                                                   |  |  |  |
|--------------------|-----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PFI6/WFTRIG        | DGND      | Input     | PFI6/Waveform Trigger—As an input, this is one of the PFIs                                                                                                                                    |  |  |  |
|                    |           | Output    | As an output, this is the WFTRIG signal. In timed analog<br>output sequences, a low-to-high transition indicates the<br>initiation of the waveform generation.                                |  |  |  |
| PFI7/STARTSCAN     | DGND      | Input     | PFI7/Start of Scan—As an input, this is one of the PFIs.                                                                                                                                      |  |  |  |
|                    |           | Output    | As an output, this is the STARTSCAN signal. This pin pulses<br>once at the start of each analog input scan in the interval scan.<br>A low-to-high transition indicates the start of the scan. |  |  |  |
| PFI8/GPCTR0_SOURCE | DGND      | Input     | PFI8/Counter 0 Source—As an input, this is one of the PFIs.                                                                                                                                   |  |  |  |
|                    |           | Output    | As an output, this is the GPCTR0_SOURCE signal. This signal reflects the actual source connected to the general-purpose counter 0.                                                            |  |  |  |
| PFI9/GPCTR0_GATE   | DGND      | Input     | PFI9/Counter 0 Gate—As an input, this is one of the PFIs.                                                                                                                                     |  |  |  |
|                    |           | Output    | As an output, this is the GPCTR0_GATE signal. This signal reflects the actual gate signal connected to the general-purpose counter 0.                                                         |  |  |  |
| GPCTR0_OUT         | DGND      | Output    | Counter 0 Output—This output is from the general-purpose counter 0 output.                                                                                                                    |  |  |  |
| FREQ_OUT           | DGND      | Output    | Frequency Output—This output is from the frequency generator output.                                                                                                                          |  |  |  |

 Table 4-1.
 I/O Connector Signal Descriptions (Continued)

| Signal Name        | Signal<br>Type and<br>Direction | Impedance<br>Input/<br>Output           | Protection<br>(Volts)<br>On/Off | Source<br>(mA at V)           | Sink<br>(mA<br>at V) | Rise<br>Time<br>(ns) | Bias                       |
|--------------------|---------------------------------|-----------------------------------------|---------------------------------|-------------------------------|----------------------|----------------------|----------------------------|
| AISENSE            | AI                              | 100 GΩ<br>in parallel<br>with<br>100 pF | ± 25/15                         | _                             | _                    | _                    | ±200 pA                    |
| AIGND              | AO                              | —                                       | —                               | —                             | —                    | —                    | —                          |
| DAC0OUT            | AO                              | 0.1 Ω                                   | Short-circuit<br>to ground      | 5 at 10                       | 5 at -10             | 20<br>V/µs           | _                          |
| DAC1OUT            | AO                              | 0.1 Ω                                   | Short-circuit<br>to ground      | 5 at 10                       | 5 at -10             | 20<br>V/µs           |                            |
| EXTREF             | AI                              | 10 kΩ                                   | ± 25/15                         | _                             | —                    | _                    | _                          |
| AOGND              | AO                              | _                                       | —                               | —                             | —                    | _                    |                            |
| DGND               | DO                              | _                                       | _                               | —                             | _                    | _                    | _                          |
| VCC                | DO                              | 0.1 Ω                                   | Short-circuit<br>to ground      | 1A                            | _                    | _                    | _                          |
| DIO<07>            | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 13 at (V <sub>cc</sub> -0.4)  | 24 at 0.4            | 1.1                  | 50 kΩ pu                   |
| SCANCLK            | DO                              | _                                       | _                               | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| EXTSTROBE*         | DO                              | _                                       | —                               | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI0/TRIG1         | AI<br>DIO                       | 10 kΩ                                   | ±35<br>V <sub>cc</sub> +0.5     | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 9 kΩ pu<br>and 10 kΩ<br>pd |
| PFI1/TRIG2         | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI2/CONVERT*      | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI3/GPCTR1_SOURCE | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI4/GPCTR1_GATE   | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| GPCTR1_OUT         | DO                              | _                                       | _                               | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI5/UPDATE*       | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI6/WFTRIG        | DIO                             | —                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI7/STARTSCAN     | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI8/GPCTR0_SOURCE | DIO                             | —                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |
| PFI9/GPCTR0_GATE   | DIO                             | _                                       | V <sub>cc</sub> +0.5            | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu                   |

 Table 4-2.
 I/O Signal Summary

| Signal Name | Signal<br>Type and<br>Direction | Impedance<br>Input/<br>Output | Protection<br>(Volts)<br>On/Off | Source<br>(mA at V)           | Sink<br>(mA<br>at V) | Rise<br>Time<br>(ns) | Bias     |
|-------------|---------------------------------|-------------------------------|---------------------------------|-------------------------------|----------------------|----------------------|----------|
| GPCTR0_OUT  | DO                              | —                             | —                               | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu |
| FREQ_OUT    | DO                              | —                             | —                               | 3.5 at (V <sub>cc</sub> -0.4) | 5 at 0.4             | 1.5                  | 50 kΩ pu |

Table 4-2. I/O Signal Summary (Continued)

AI = Analog InputDIO = Digital Input/Outputpu = pullup

AO = Analog OutputDO = Digital OutputAI/DIO = Analog/Digital Input/Output

\* Indicates active low

Note: The tolerance on the 50 k $\Omega$  pullup and pulldown resistors is very large. Actual value may range between 17 k $\Omega$  and 100 k $\Omega$ 

# **Analog Input Signal Connections**

The analog input signals are ACH<0..15>, AISENSE, and AIGND. The ACH<0..15> signals are connected to the 16 analog input channels of your 6052E device. In single-ended mode, signals connected to ACH<0..15> are routed to the positive input of the device PGIA. In differential mode, signals connected to ACH<0..7> are routed to the positive input of the PGIA, and signals connected to ACH<8..15> are routed to the negative input of the PGIA.



**Caution** Exceeding the differential and common-mode input ranges distorts your input signals. Exceeding the maximum input voltage rating can damage your device and the computer. National Instruments is *not* liable for any damages resulting from such signal connections. The maximum input voltage ratings are listed in the *Protection* column of Table 4-2.

In NRSE mode, the AISENSE signal is connected internally to the negative input of the PGIA when their corresponding channels are selected. In DIFF and RSE modes, this signal is left unconnected.

AIGND is an analog input common signal that is routed directly to the ground tie point on your device. You can use this signal for a general analog ground tie point to your device if necessary.

Connection of analog input signals to your device depends on the configuration of the analog input channels you are using and the type of input signal source. With the different configurations, you can use the PGIA in different ways. Figure 4-2 shows a diagram of the PGIA.



Figure 4-2. 6052E PGIA

The PGIA applies gain and common-mode voltage rejection and presents high input impedance to the analog input signals connected to your device. Signals are routed to the positive and negative inputs of the PGIA through input multiplexers on the device. The PGIA converts two input signals to a signal that is the difference between the two input signals multiplied by the gain setting of the amplifier. The amplifier output voltage is referenced to the ground for the device. Your device A/D converter (ADC) measures this output voltage when it performs A/D conversions.

You must reference all signals to ground either at the source device or at the device. If you have a floating source, you should reference the signal to ground by using the RSE input mode or the DIFF input configuration with bias resistors, see the *Differential Connections for Nonreferenced or Floating Signal Sources* section in this chapter. If you have a grounded source, you should not reference the signal to AIGND. You can avoid this reference by using DIFF or NRSE input configurations.

# **Types of Signal Sources**

When configuring the input channels and making signal connections, you must first determine whether the signal sources are floating or ground-referenced. The following sections describe these two types of signals.

#### **Floating Signal Sources**

A floating signal source is not connected in any way to the building ground system but, rather, has an isolated ground-reference point. Some examples of floating signal sources are outputs of transformers, thermocouples, battery-powered devices, optical isolator outputs, and isolation amplifiers. An instrument or device that has an isolated output is a floating signal source. You must tie the ground reference of a floating signal to your device analog input ground to establish a local or onboard reference for the signal. Otherwise, the measured input signal varies as the source floats out of the common-mode input range.

#### **Ground-Referenced Signal Sources**

A ground-referenced signal source is connected in some way to the building system ground and is, therefore, already connected to a common ground point with respect to the device, assuming that the computer is plugged into the same power system. Nonisolated outputs of instruments and devices that plug into the building power system fall into this category.

The difference in ground potential between two instruments connected to the same building power system is typically between 1 and 100 mV but can be much higher if power distribution circuits are not properly connected. If a grounded signal source is improperly measured, this difference may appear as an error in the measurement. The connection instructions for grounded signal sources are designed to eliminate this ground potential difference from the measured signal.

# **Input Configurations**

You can configure your device for one of three input modes—NRSE, RSE, or DIFF. The following sections discuss the use of single-ended and differential measurements and considerations for measuring both floating and ground-referenced signal sources.

Figure 4-3 summarizes the recommended input configuration for both types of signal sources.



Figure 4-3. Summary of Analog Input Connections

#### **Differential Connection Considerations (DIFF Input Configuration)**

A differential connection is one in which the device analog input signal has its own reference signal or signal return path. These connections are available when the selected channel is configured in DIFF input mode. The input signal is tied to the positive input of the PGIA, and its reference signal, or return, is tied to the negative input of the PGIA.

When you configure a channel for differential input, each signal uses two multiplexer inputs—one for the signal and one for its reference signal. Therefore, with a differential configuration for every channel, up to eight analog input channels are available. You should use differential input connections for any channel that meets any of the following conditions:

- The input signal is low level (less than 1 V).
- The leads connecting the signal to the 6052E device are greater than 10 ft (3 m).
- The input signal requires a separate ground-reference point or return signal.
- The signal leads travel through noisy environments.

Differential signal connections reduce picked up noise and increase common-mode noise rejection. Differential signal connections also allow input signals to float within the common-mode limits of the PGIA.

#### Differential Connections for Ground-Referenced Signal Sources

Figure 4-4 shows how to connect a ground-referenced signal source to a channel on the 6052E device configured in DIFF input mode.





With this type of connection, the PGIA rejects both the common-mode noise in the signal and the ground potential difference between the signal source and the device ground, shown as  $V_{cm}$  in Figure 4-4.

#### Differential Connections for Nonreferenced or Floating Signal Sources

Figure 4-5 shows how to connect a floating signal source to a channel on the 6052E device configured in DIFF input mode.



Figure 4-5. Differential Input Connections for Nonreferenced Signals

Figure 4-5 shows two bias resistors connected in parallel with the signal leads of a floating signal source. If you do not use the resistors and the source is truly floating, the source is not likely to remain within the common-mode signal range of the PGIA. The PGIA will then saturate, causing erroneous readings. You must reference the source to AIGND. The easiest way is to connect the positive side of the signal to the positive input of the PGIA and connect the negative side of the signal to AIGND as well as to the negative input of the PGIA, without any resistors at all. This connection works well for DC-coupled sources with low source impedance (less than 100  $\Omega$ ).

However, for larger source impedances, this connection leaves the differential signal path significantly out of balance. Noise that couples electrostatically onto the positive line does not couple onto the negative line because it is connected to ground. Hence, this noise appears as a

differential-mode signal instead of a common-mode signal, and the PGIA does not reject it. In this case, instead of directly connecting the negative line to AIGND, connect it to AIGND through a resistor that is about 100 times the equivalent source impedance. The resistor puts the signal path nearly in balance, so that about the same amount of noise couples onto both connections, yielding better rejection of electrostatically coupled noise. Also, this configuration does not load down the source (other than the very high input impedance of the PGIA).

You can fully balance the signal path by connecting another resistor of the same value between the positive input and AIGND, as shown in Figure 4-5. This fully balanced configuration offers slightly better noise rejection but has the disadvantage of loading the source down with the series combination (sum) of the two resistors. If, for example, the source impedance is  $2 k\Omega$  and each of the two resistors is  $100 k\Omega$ , the resistors load down the source with  $200 k\Omega$  and produce a -1% gain error.

Both inputs of the PGIA require a DC path to ground in order for the PGIA to work. If the source is AC coupled (capacitively coupled), the PGIA needs a resistor between the positive input and AIGND. If the source has low impedance, choose a resistor that is large enough not to significantly load the source but small enough not to produce significant input offset voltage as a result of input bias current (typically 100 k $\Omega$  to 1 M $\Omega$ ). In this case, you can tie the negative input directly to AIGND. If the source has high output impedance, you should balance the signal path as previously described using the same value resistor on both the positive and negative inputs; you should be aware that there is some gain error from loading down the source.

#### Single-Ended Connection Considerations

A single-ended connection is one in which the 6052E device analog input signal is referenced to a ground that can be shared with other input signals. The input signal is tied to the positive input of the PGIA, and the ground is tied to the negative input of the PGIA.

When every channel is configured for single-ended input, up to 16 analog input channels are available. You can use single-ended input connections for any input signal that meets the following conditions:

- The input signal is high level (greater than 1 V).
- The leads connecting the signal to the 6052E are less than 10 ft (3 m).
- The input signal can share a common reference point with other signals.

DIFF input connections are recommended for greater signal integrity for any input signal that does not meet the preceding conditions.

Using your software, you can configure the 6052E channels for two different types of single-ended connections—RSE configuration and NRSE configuration. The RSE configuration is used for floating signal sources; in this case, the 6052E provides the reference ground point for the external signal. The NRSE input configuration is used for ground-referenced signal sources; in this case, the external signal supplies its own reference ground point, the device should not supply one.

In single-ended configurations, more electrostatic and magnetic noise couples into the signal connections than in differential configurations. The coupling is the result of differences in the signal path. Magnetic coupling is proportional to the area between the two signal conductors. Electrical coupling is a function of how much the electric field differs between the two conductors.

# Single-Ended Connections for Floating Signal Sources (RSE Configuration)

Figure 4-6 shows how to connect a floating signal source to a channel on the 6052E configured for RSE mode.





# Single-Ended Connections for Grounded Signal Sources (NRSE Configuration)

To measure a grounded signal source with a single-ended configuration, you must configure your device in the NRSE input configuration. The signal is then connected to the positive input of the PGIA, and the signal local ground reference is connected to the negative input of the PGIA. The ground point of the signal should, therefore, be connected to the AISENSE pin. Any potential difference between the 6052E ground and the signal ground appears as a common-mode signal at both the positive and negative input of the PGIA, and this difference is rejected by the amplifier. If the input circuitry of the 6052E were referenced to ground, in this situation as in the RSE input configuration, this difference in ground potentials would appear as an error in the measured voltage.

Figure 4-7 shows how to connect a grounded signal source to a channel on the 6052E configured for NRSE mode.



Figure 4-7. Single-Ended Input Connections for Ground-Referenced Signals

#### **Common-Mode Signal Rejection Considerations**

Figures 4-4 and 4-7 show connections for signal sources that are already referenced to some ground point with respect to the 6052E. In these cases, the PGIA can reject any voltage caused by ground potential differences between the signal source and the device. In addition, with differential input connections, the PGIA can reject common-mode noise pickup in the leads connecting the signal sources to the device. The PGIA can reject common-mode signals as long as V+<sub>in</sub> and V-<sub>in</sub> (input signals) are both within ±11 V of AIGND.

# **Analog Output Signal Connections**

The analog output signals are DAC0OUT, DAC1OUT, EXTREF, and AOGND.

DAC0OUT is the voltage output signal for analog output channel 0. DAC1OUT is the voltage output signal for analog output channel 1.

EXTREF is the external reference input for both analog output channels. You must configure each analog output channel individually for external reference selection in order for the signal applied at the external reference input to be used by that channel. If you do not specify an external reference, the channel will use the internal reference. Analog output configuration options are explained in the *Analog Output* section in Chapter 3, *Hardware Overview*. The following ranges and ratings apply to the EXTREF input:

- Usable input voltage range: ±11 V peak with respect to AOGND
- Absolute maximum ratings: ±15 V peak with respect to AOGND

AOGND is the ground reference signal for both analog output channels and the external reference signal.

Figure 4-8 shows how to make analog output connections and the external reference input connection to your device.



Figure 4-8. Analog Output Connections

The external reference signal can be either a DC or an AC signal. The device multiplies this reference signal by the DAC code (divided by the full-scale DAC code) to generate the output voltage.

# **Digital I/O Signal Connections**

The digital I/O signals are DIO<0..7> and DGND. DIO<0..7> are the signals making up the DIO port, and DGND is the ground reference signal for the DIO port. You can program all lines individually to be inputs or outputs.



**Caution** Exceeding the maximum input voltage ratings, which are listed in Table 4-2 can damage your device and the computer. National Instruments is *not* liable for any damages resulting from such signal connections.



Figure 4-9 shows signal connections for three typical digital I/O applications.

Figure 4-9. Digital I/O Connections

Figure 4-9 shows DIO<0..3> configured for digital input and DIO<4..7> configured for digital output. Digital input applications include receiving TTL signals and sensing external device states such as the state of the switch shown in the figure. Digital output applications include sending TTL signals and driving external devices such as the LED shown in the figure.

# **Power Connections**

Two pins on the I/0 connector supply +5 V from the computer power supply via a self-resetting fuse. The fuse will reset automatically within a few seconds after the overcurrent condition is removed. These pins are referenced to DGND and can be used to power external digital circuitry. The fuse power rating is +4.65 to +5.25 VDC at 1 A.



**Caution** Under no circumstances should you connect these +5 V power pins directly to analog or digital ground or to any other voltage source on the device or any other device. Doing so can damage the device and the computer. National Instruments is *not* liable for damages resulting from such a connection.

# **Timing Connections**



**Caution** Exceeding the maximum input voltage ratings, which are listed in Tables 4-2 can damage your device and the computer. National Instruments is *not* liable for any damages resulting from such signal connections.

All external control over the timing of your device is routed through the 10 programmable function inputs labeled PFI0 through PFI9. These signals are explained in detail in the section, *Programmable Function Input Connections*. These PFIs are bidirectional; as outputs they are not programmable and reflect the state of many DAQ, waveform generation, and general-purpose timing signals. There are five other dedicated outputs for the remainder of the timing signals. As inputs, the PFI signals are programmable and can control any DAQ, waveform generation, and general-purpose timing signals.

The DAQ signals are explained in the *DAQ Timing Connections* section in this chapter. The waveform generation signals are explained in the *Waveform Generation Timing Connections* section in this chapter. The general-purpose timing signals are explained in the *General-Purpose Timing Signal Connections* section in this chapter.

All digital timing connections are referenced to DGND. This reference is demonstrated in Figure 4-10, which shows how to connect an external TRIG1 source and an external CONVERT\* source to two 6052E PFI pins.



Figure 4-10. Timing I/O Connections

#### **Programmable Function Input Connections**

There are a total of 13 internal timing signals that you can externally control from the PFI pins. The source for each of these signals is software-selectable from any of the PFIs when you want external control. This flexible routing scheme reduces the need to change the physical wiring to the device I/O connector for different applications requiring alternative wiring.

You can individually enable each of the PFI pins to output a specific internal timing signal. For example, if you need the CONVERT\* signal as an output on the I/O connector, software can turn on the output driver for the PFI2/CONVERT\* pin. Be careful not to drive a PFI signal externally when it is configured as an output.

As an input, you can individually configure each PFI signal for edge or level detection and for polarity selection, as well. You can use the polarity selection for any of the 13 timing signals, but the edge or level detection will depend upon the particular timing signal being controlled. The detection requirements for each timing signal are listed within the section that discusses that individual signal.

In edge-detection mode, the minimum pulse width required is 10 ns. This applies for both rising-edge and falling-edge polarity settings. There is no maximum pulse width requirement in edge-detect mode.

In level-detection mode, there are no minimum or maximum pulse width requirements imposed by the PFIs themselves, but there may be limits imposed by the particular timing signal being controlled. These requirements are listed later in this chapter.

#### **DAQ Timing Connections**

The DAQ timing signals are SCANCLK, EXTSTROBE\*, TRIG1, TRIG2, STARTSCAN, CONVERT\*, AIGATE, and SISOURCE.

Posttriggered data acquisition allows you to view only data that is acquired after a trigger event is received. A typical posttriggered DAQ sequence is shown in Figure 4-11. Pretriggered data acquisition allows you to view data that is acquired before the trigger of interest in addition to data acquired after the trigger. Figure 4-12 shows a typical pretriggered DAQ sequence. The description for each signal shown in these figures is included later in this chapter.



Figure 4-11. Typical Posttriggered Acquisition



Figure 4-12. Typical Pretriggered Acquisition

#### SCANCLK Signal

SCANCLK is an output-only signal that generates a pulse with the leading edge occurring approximately 50 to 100 ns after an A/D conversion begins. The polarity of this output is software-selectable but is typically configured so that a low-to-high leading edge can clock external analog input multiplexers indicating when the input signal has been sampled and can be removed. This signal has a 400 to 500 ns pulse width and is software enabled. Figure 4-13 shows the timing for the SCANCLK signal.



Figure 4-13. SCANCLK Signal Timing

## **EXTSTROBE\*** Signal

EXTSTROBE\* is an output-only signal that generates either a single pulse or a sequence of eight pulses in the hardware-strobe mode. An external device can use this signal to latch signals or to trigger events. In the single-pulse mode, software controls the level of the EXTSTROBE\* signal. A 10  $\mu$ s and a 1.2  $\mu$ s clock are available for generating a sequence of eight pulses in the hardware-strobe mode. Figure 4-14 shows the timing for the hardware-strobe mode EXTSTROBE\* signal.



Figure 4-14. EXTSTROBE\* Signal Timing

### **TRIG1** Signal

Any PFI pin can externally input the TRIG1 signal, which is available as an output on the PFI0/TRIG1 pin.

Refer to Figures 4-11 and 4-12 for the relationship of TRIG1 to the DAQ sequence.

As an input, the TRIG1 signal is configured in the edge-detection mode. You can select any PFI pin as the source for TRIG1 and configure the polarity selection for either rising or falling edge. The selected edge of the TRIG1 signal starts the data acquisition sequence for both posttriggered and pretriggered acquisitions. See Chapter 3, *Hardware Overview*, for more information on analog triggering.

As an output, the TRIG1 signal reflects the action that initiates a DAQ sequence. This is true even if the acquisition is being externally triggered by another PFI. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-15 and 4-16 show the input and output timing requirements for the TRIG1 signal.



Figure 4-15. TRIG1 Input Signal Timing



Figure 4-16. TRIG1 Output Signal Timing

The device also uses the TRIG1 signal to initiate pretriggered DAQ operations. In most pretriggered applications, the TRIG1 signal is generated by a software trigger. Refer to the TRIG2 signal description for a complete description of the use of TRIG1 and TRIG2 in a pretriggered DAQ operation.

### **TRIG2 Signal**

Any PFI pin can externally input the TRIG2 signal, which is available as an output on the PFI1/TRIG2 pin. Refer to Figure 4-12 for the relationship of TRIG2 to the DAQ sequence.

As an input, the TRIG2 signal is configured in the edge-detection mode. You can select any PFI pin as the source for TRIG2 and configure the polarity selection for either rising or falling edge. The selected edge of the TRIG2 signal initiates the posttriggered phase of a pretriggered acquisition sequence. In pretriggered mode, the TRIG1 signal initiates the data acquisition. The scan counter indicates the minimum number of scans before TRIG2 can be recognized. After the scan counter decrements to zero, it is loaded with the number of posttrigger scans to acquire while the acquisition continues. The device ignores the TRIG2 signal if it is asserted prior to the scan counter decrementing to zero. After the selected edge of TRIG2 is received, the device will acquire a fixed number of scans and the acquisition will stop. This mode acquires data both before and after receiving TRIG2.

As an output, the TRIG2 signal reflects the posttrigger in a pretriggered acquisition sequence. This is true even if the acquisition is being externally triggered by another PFI. The TRIG2 signal is not used in posttriggered data acquisition. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-17 and 4-18 show the input and output timing requirements for the TRIG2 signal.







Figure 4-18. TRIG2 Output Signal Timing

## **STARTSCAN Signal**

Any PFI pin can externally input the STARTSCAN signal, which is available as an output on the PFI7/STARTSCAN pin. Refer to Figures 4-11 and 4-12 for the relationship of STARTSCAN to the DAQ sequence.

As an input, the STARTSCAN signal is configured in the edge-detection mode. You can select any PFI pin as the source for STARTSCAN and configure the polarity selection for either rising or falling edge. The selected edge of the STARTSCAN signal initiates a scan. The sample interval counter starts if you select internally triggered CONVERT\*.

As an output, the STARTSCAN signal reflects the actual start pulse that initiates a scan. This is true even if the starts are being externally triggered by another PFI. You have two output options. The first is an active high pulse with a pulse width of 50 to 100 ns, which indicates the start of the scan. The second action is an active high pulse that terminates at the start of the last conversion in the scan, which indicates a scan in progress.

STARTSCAN will be deasserted  $t_{\rm off}$  after the last conversion in the scan is initiated. This output is set to tri-state at startup.

Figures 4-19 and 4-20 show the input and output timing requirements for the STARTSCAN signal.



Figure 4-19. STARTSCAN Input Signal Timing



Figure 4-20. STARTSCAN Output Signal Timing

The CONVERT\* pulses are masked off until the device generates the STARTSCAN signal. If you are using internally generated conversions, the first CONVERT\* appears when the onboard sample interval counter reaches zero. If you select an external CONVERT\*, the first external pulse after STARTSCAN generates a conversion. The STARTSCAN pulses should be separated by at least one scan period.

A counter on your device internally generates the STARTSCAN signal unless you select some external source. This counter is started by the TRIG1 signal and is stopped either by software or by the sample counter.

Scans generated by either an internal or external STARTSCAN signal are inhibited unless they occur within a DAQ sequence. Scans occurring within a DAQ sequence may be gated by either the hardware (AIGATE) signal or software command register gate.

## **CONVERT\*** Signal

Any PFI pin can externally input the CONVERT\* signal, which is available as an output on the PFI2/CONVERT\* pin.

Refer to Figures 4-11 and 4-12 for the relationship of CONVERT\* to the DAQ sequence.

As an input, the CONVERT\* signal is configured in the edge-detection mode. You can select any PFI pin as the source for CONVERT\* and configure the polarity selection for either rising or falling edge. The selected edge of the CONVERT\* signal initiates an A/D conversion.

As an output, the CONVERT\* signal reflects the actual convert pulse that is connected to the ADC. This is true even if the conversions are being externally generated by another PFI. The output is an active low pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-21 and 4-22 show the input and output timing requirements for the CONVERT\* signal.



Figure 4-21. CONVERT\* Input Signal Timing



Figure 4-22. CONVERT\* Output Signal Timing

The ADC switches to hold mode within 60 ns of the selected edge. This hold-mode delay time is a function of temperature and does not vary from one conversion to the next. Separate the CONVERT\* pulses by at least one conversion period.

The sample interval counter on the 6052E normally generates the CONVERT\* signal unless you select some external source. The counter is started by the STARTSCAN signal and continues to count down and reload itself until the scan is finished. It then reloads itself in preparation for the next STARTSCAN pulse.

A/D conversions generated by either an internal or external CONVERT\* signal are inhibited unless they occur within a DAQ sequence. Scans occurring within a DAQ sequence may be gated by either the hardware (AIGATE) signal or software command register gate.

## **AIGATE Signal**

Any PFI pin can externally input the AIGATE signal, which is not available as an output on the I/O connector. The AIGATE signal can mask off scans in a DAQ sequence. You can configure the PFI pin you select as the source for the AIGATE signal in either the level-detection or edge-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low.

In the level-detection mode if AIGATE is active, the STARTSCAN signal is masked off and no scans can occur. In the edge-detection mode, the first active edge disables the STARTSCAN signal, and the second active edge enables STARTSCAN.

The AIGATE signal can neither stop a scan in progress nor continue a previously gated-off scan; in other words, once a scan has started, AIGATE does not gate off conversions until the beginning of the next scan and, conversely, if conversions are being gated off, AIGATE does not gate them back on until the beginning of the next scan.

## **SISOURCE Signal**

Any PFI pin can externally input the SISOURCE signal, which is not available as an output on the I/O connector. The onboard scan interval counter uses the SISOURCE signal as a clock to time the generation of the STARTSCAN signal. You must configure the PFI pin you select as the source for the SISOURCE signal in the level-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low.

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

Either the 20 MHz or 100 kHz internal timebase generates the SISOURCE signal unless you select some external source. Figure 4-23 shows the timing requirements for the SISOURCE signal.



Figure 4-23. SISOURCE Signal Timing

#### **Waveform Generation Timing Connections**

The analog group defined for your PCI E Series device is controlled by WFTRIG, UPDATE\*, and UISOURCE.

#### WFTRIG Signal

Any PFI pin can externally input the WFTRIG signal, which is available as an output on the PFI6/WFTRIG pin.

As an input, the WFTRIG signal is configured in the edge-detection mode. You can select any PFI pin as the source for WFTRIG and configure the polarity selection for either rising or falling edge. The selected edge of the WFTRIG signal starts the waveform generation for the DACs. The update interval (UI) counter is started if you select internally generated UPDATE\*.

As an output, the WFTRIG signal reflects the trigger that initiates waveform generation. This is true even if the waveform generation is being externally triggered by another PFI. The output is an active high pulse with a pulse width of 50 to 100 ns. This output is set to tri-state at startup.

Figures 4-24 and 4-25 show the input and output timing requirements for the WFTRIG signal.



Figure 4-24. WFTRIG Input Signal Timing



Figure 4-25. WFTRIG Output Signal Timing

## **UPDATE\*** Signal

Any PFI pin can externally input the UPDATE\* signal, which is available as an output on the PFI5/UPDATE\* pin.

As an input, the UPDATE\* signal is configured in the edge-detection mode. You can select any PFI pin as the source for UPDATE\* and configure the polarity selection for either rising or falling edge. The selected edge of the UPDATE\* signal updates the outputs of the DACs. In order to use UPDATE\*, you must set the DACs to posted-update mode.

As an output, the UPDATE\* signal reflects the actual update pulse that is connected to the DACs. This is true even if the updates are being externally generated by another PFI. The output is an active low pulse with a pulse width of 300 to 350 ns. This output is set to tri-state at startup.

Figures 4-26 and 4-27 show the input and output timing requirements for the UPDATE\* signal.



Figure 4-26. UPDATE\* Input Signal Timing



Figure 4-27. UPDATE\* Output Signal Timing

The DACs are updated within 100 ns of the leading edge. Separate the UPDATE\* pulses with enough time that new data can be written to the DAC latches.

The 6052E UI counter normally generates the UPDATE\* signal unless you select some external source. The UI counter is started by the WFTRIG signal and can be stopped by software or the internal Buffer Counter.

D/A conversions generated by either an internal or external UPDATE\* signal do not occur when gated by the software command register gate.

When using an external UPDATE\* signal, you must supply at least one more external update pulse than the number of points that you want to generate. This is necessary for proper hardware operation, otherwise the device will not indicate that the waveform generation is complete.

#### **UISOURCE** Signal

Any PFI pin can externally input the UISOURCE signal, which is not available as an output on the I/O connector. The UI counter uses the UISOURCE signal as a clock to time the generation of the UPDATE\* signal. You must configure the PFI pin you select as the source for the UISOURCE signal in the level-detection mode. You can configure the polarity selection for the PFI pin for either active high or active low. Figure 4-28 shows the timing requirements for the UISOURCE signal.



Figure 4-28. UISOURCE Signal Timing

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

Either the 20 MHz or 100 kHz internal timebase normally generates the UISOURCE signal unless you select some external source.

#### **General-Purpose Timing Signal Connections**

The general-purpose timing signals are GPCTR0\_SOURCE, GPCTR0\_GATE, GPCTR0\_OUT, GPCTR0\_UP\_DOWN, GPCTR1\_SOURCE, GPCTR1\_GATE, GPCTR1\_OUT, GPCTR1\_UP\_DOWN, and FREQ\_OUT.

#### **GPCTR0\_SOURCE** Signal

Any PFI pin can externally input the GPCTR0\_SOURCE signal, which is available as an output on the PFI8/GPCTR0\_SOURCE pin.

As an input, the GPCTR0\_SOURCE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR0\_SOURCE and configure the polarity selection for either rising or falling edge.

As an output, the GPCTR0\_SOURCE signal reflects the actual clock connected to general-purpose counter 0. This is true even if another PFI is externally inputting the source clock. This output is set to tri-state at startup.

Figure 4-29 shows the timing requirements for the GPCTR0\_SOURCE signal.



Figure 4-29. GPCTR0\_SOURCE Signal Timing

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

The 20 MHz or 100 kHz timebase normally generates the GPCTR0\_SOURCE signal unless you select some external source.

## **GPCTRO\_GATE** Signal

Any PFI pin can externally input the GPCTR0\_GATE signal, which is available as an output on the PFI9/GPCTR0\_GATE pin.

As an input, the GPCTR0\_GATE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR0\_GATE and configure the polarity selection for either rising or falling edge. You can use the gate signal in a variety of different applications to perform actions such as starting and stopping the counter, generating interrupts, saving the counter contents, and so on.

As an output, the GPCTR0\_GATE signal reflects the actual gate signal connected to general-purpose counter 0. This is true even if the gate is being externally generated by another PFI. This output is set to tri-state at startup.



Figure 4-30 shows the timing requirements for the GPCTR0\_GATE signal.

Figure 4-30. GPCTR0\_GATE Signal Timing in Edge-Detection Mode

#### **GPCTR0\_OUT Signal**

This signal is available only as an output on the GPCTR0\_OUT pin. The GPCTR0\_OUT signal reflects the terminal count (TC) of general-purpose counter 0. You have two software-selectable output options—pulse on TC and toggle output polarity on TC. The output polarity is software selectable for both options. This output is set to tri-state at startup. Figure 4-31 shows the timing of the GPCTR0\_OUT signal.



Figure 4-31. GPCTR0\_OUT Signal Timing

### GPCTR0\_UP\_DOWN Signal

This signal can be externally input on the DIO6 pin and is not available as an output on the I/O connector. The general-purpose counter 0 will count down when this pin is at a logic low and count up when it is at a logic high. You can disable this input so that software can control the up-down functionality and leave the DIO6 pin free for general use.

## GPCTR1\_SOURCE Signal

Any PFI pin can externally input the GPCTR1\_SOURCE signal, which is available as an output on the PFI3/GPCTR1\_SOURCE pin.

As an input, the GPCTR1\_SOURCE signal is configured in the edge-detection mode. You can select any PFI pin as the source for GPCTR1\_SOURCE and configure the polarity selection for either rising or falling edge.

As an output, the GPCTR1\_SOURCE monitors the actual clock connected to general-purpose counter 1. This is true even if the source clock is being externally generated by another PFI. This output is set to tri-state at startup.

Figure 4-32 shows the timing requirements for the GPCTR1\_SOURCE signal.



Figure 4-32. GPCTR1\_SOURCE Signal Timing

The maximum allowed frequency is 20 MHz, with a minimum pulse width of 23 ns high or low. There is no minimum frequency limitation.

The 20 MHz or 100 kHz timebase normally generates the GPCTR1\_SOURCE unless you select some external source.

## GPCTR1\_GATE Signal

Any PFI pin can externally input the GPCTR1\_GATE signal, which is available as an output on the PFI4/GPCTR1\_GATE pin.

As an input, the GPCTR1\_GATE signal is configured in edge-detection mode. You can select any PFI pin as the source for GPCTR1\_GATE and configure the polarity selection for either rising or falling edge. You can use the gate signal in a variety of different applications to perform such actions as starting and stopping the counter, generating interrupts, saving the counter contents, and so on.

As an output, the GPCTR1\_GATE signal monitors the actual gate signal connected to general-purpose counter 1. This is true even if the gate is being externally generated by another PFI. This output is set to tri-state at startup.



Figure 4-33 shows the timing requirements for the GPCTR1\_GATE signal.

Figure 4-33. GPCTR1\_GATE Signal Timing in Edge-Detection Mode

# GPCTR1\_OUT Signal

This signal is available only as an output on the GPCTR1\_OUT pin. The GPCTR1\_OUT signal monitors the TC device general-purpose counter 1. You have two software-selectable output options—pulse on TC and toggle output polarity on TC. The output polarity is software selectable for both options. This output is set to tri-state at startup. Figure 4-34 shows the timing requirements for the GPCTR1\_OUT signal.



Figure 4-34. GPCTR1\_OUT Signal Timing

#### GPCTR1\_UP\_DOWN Signal

This signal can be externally input on the DIO7 pin and is not available as an output on the I/O connector. General-purpose counter 1 counts down when this pin is at a logic low and counts up at a logic high. This input can be disabled so that software can control the up-down functionality and leave the DIO7 pin free for general use. Figure 4-35 shows the timing requirements for the GATE and SOURCE input signals and the timing specifications for the OUT output signals of your device.



Figure 4-35. GPCTR Timing Summary

The GATE and OUT signal transitions shown in Figure 4-35 are referenced to the rising edge of the SOURCE signal. This timing diagram assumes that the counters are programmed to count rising edges. If the counter was programmed to count falling edges, the source signal would be inverted and referenced to the falling edge of the source signal in Figure 4-35

The GATE input timing parameters are referenced to the signal at the SOURCE input or to one of the internally generated signals on your device. Figure 4-35 shows the GATE signal referenced to the rising edge of a source signal. The gate must be valid (either high or low) for at least 10 ns before the rising or falling edge of a source signal for the gate to take effect at that source edge, as shown by  $t_{gsu}$  and  $t_{gh}$  in Figure 4-35. The gate signal is not required to be held after the active edge of the source signal.

If you use an internal timebase clock, the gate signal cannot be synchronized with the clock. In this case, gates applied close to a source edge take effect either on that source edge or on the next one. This arrangement results in an uncertainty of one source clock period with respect to unsynchronized gating sources.

The OUT output timing parameters are referenced to the signal at the SOURCE input or to one of the internally generated clock signals on the 6052E. Figure 4-35 shows the OUT signal referenced to the rising edge of a source signal. Any OUT signal state changes occur within 80 ns after the rising or falling edge of the source signal.

## FREQ\_OUT Signal

This signal, generated from the 6052E device frequency generator, is available only as an output on the FREQ\_OUT pin. The frequency generator is a 4-bit counter that can divide its input clock by the numbers 1 through 16. The input clock of the frequency generator is software-selectable from the internal 10 MHz and 100 kHz timebases. The output polarity is software-selectable. This output is set to tri-state at startup.

## **Field Wiring Considerations**

Environmental noise can seriously affect the accuracy of measurements made with your device if you do not take proper care when running signal wires between signal sources and the device. The following recommendations apply mainly to analog input signal routing to the device, although they also apply to signal routing in general.

Minimize noise pickup and maximize measurement accuracy by taking the following precautions:

- Use differential analog input connections to reject common-mode noise.
- Use individually shielded, twisted-pair wires to connect analog input signals to the device. With this type of wire, the signals attached to the CH+ and CH– inputs are twisted together and then covered with a shield. You then connect this shield only at one point to the signal source ground. This kind of connection is required for signals traveling through areas with large magnetic fields or high electromagnetic interference.
- Route signals to the device carefully. Keep cabling away from noise sources. The most common noise source in a PCI DAQ system is the video monitor. Separate the monitor from the analog signals as much as possible.

The following recommendations apply for all signal connections to your device:

- Separate 6052E device signal lines from high-current or high-voltage lines. These lines can induce currents in or voltages on the 6052E device signal lines if they run in parallel paths at a close distance. To reduce the magnetic coupling between lines, separate them by a reasonable distance if they run in parallel, or run the lines at right angles to each other.
- Do not run signal lines through conduits that also contain power lines.
- Protect signal lines from magnetic fields caused by electric motors, welding equipment, breakers, or transformers by running them through special metal conduits.

For more information, refer to the application note, *Field Wiring and Noise Consideration for Analog Signals*, available from National Instruments.

# Calibration

This chapter discusses the calibration procedures for your device. If you are using the NI-DAQ device driver, that software includes calibration functions for performing all of the steps in the calibration process.

Calibration refers to the process of minimizing measurement and output voltage errors by making small circuit adjustments. On the 6052E devices, these adjustments take the form of writing values to onboard calibration DACs (CalDACs).

Some form of device calibration is required for all but the most forgiving applications. If you do not calibrate your device, your signals and measurements could have very large offset, gain, and linearity errors.

Three levels of calibration are available to you and described in this chapter. The first level is the fastest, easiest, and least accurate, whereas the last level is the slowest, most difficult, and most accurate.

## **Loading Calibration Constants**

Your device is factory calibrated before shipment at approximately 25 °C to the levels indicated in Appendix A, *Specifications*. The associated calibration constants—the values that were written to the CalDACs to achieve calibration in the factory—are stored in the onboard nonvolatile memory (EEPROM). Because the CalDACs have no memory capability, they do not retain calibration information when the device is unpowered. Loading calibration constants refers to the process of loading the CalDACs with the values stored in the EEPROM. NI-DAQ software determines when this is necessary and does it automatically. If you are not using NI-DAQ, you must load these values yourself.

In the EEPROM there is a user-modifiable calibration area in addition to the permanent factory calibration area. This means that you can load the CalDACs with values either from the original factory calibration or from a calibration that you subsequently performed. This method of calibration is not very accurate because it does not take into account the fact that the device measurement and output voltage errors can vary with time and temperature. It is better to self-calibrate when the device is installed in the environment in which it will be used.

## **Self-Calibration**

Your device can measure and correct for almost all of its calibration-related errors without any external signal connections. Your National Instruments software provides a self-calibration method. This self-calibration process, which generally takes less than a minute, is the preferred method of assuring accuracy in your application. Initiate self-calibration to minimize the effects of any offset, gain, and linearity drifts, particularly those due to warmup.

Immediately after self-calibration, the only significant residual calibration error could be gain error due to time or temperature drift of the onboard voltage reference. This error is addressed by external calibration, which is discussed in the following section. If you are interested primarily in relative measurements, you can ignore a small amount of gain error, and self-calibration should be sufficient.

## **External Calibration**

Your device has an onboard calibration reference to ensure the accuracy of self-calibration. Its specifications are listed in Appendix A, *Specifications*. The reference voltage is measured at the factory and stored in the EEPROM for subsequent self-calibrations. This voltage is stable enough for most applications, but if you are using your device at an extreme temperature or if the onboard reference has not been measured for a year or more, you may wish to externally calibrate your device.

An external calibration refers to calibrating your device with a known external reference rather than relying on the onboard reference. Redetermining the value of the onboard reference is part of this process and the results can be saved in the EEPROM, so you should not have to perform an external calibration very often. You can externally calibrate your device by calling the NI-DAQ calibration function.

To externally calibrate your device, be sure to use a very accurate external reference. The reference should be several times more accurate than the device itself. For example, to calibrate a 16-bit device, the external reference should be at least  $\pm 0.001\%$  ( $\pm 10$  ppm) accurate.

## **Other Considerations**

The CalDACs adjust the gain error of each analog output channel by adjusting the value of the reference voltage supplied to that channel. This calibration mechanism is designed to work only with the internal 10 V reference. Thus, in general, it is not possible to calibrate the analog output gain error when using an external reference. In this case, it is advisable to account for the nominal gain error of the analog output channel either in software or with external hardware. See Appendix A, *Specifications*, for analog output gain error information.

# **Specifications**

This appendix lists the specifications of the 6052E devices. These specifications are typical at 25  $^{\circ}$ C unless otherwise noted.

### **Analog Input**

### **Input Characteristics**

Number of channels ...... 16 single-ended or 8 differential (software selectable)

| Type of ADC | Successive approximation |
|-------------|--------------------------|
| Resolution  | . 16 bits, 1 in 65,536   |

Input signal ranges

| Board Gain            | Board Range (So   | ftware Selectable)<br>Unipolar |  |
|-----------------------|-------------------|--------------------------------|--|
| (Software Selectable) | Bipolar           |                                |  |
| 0.5                   | ±10 V             | —                              |  |
| 1                     | ±5 V              | 0 to 10 V                      |  |
| 2                     | ±2.5 V            | 0 to 5 V                       |  |
| 5                     | ±1 V              | 0 to 2 V                       |  |
| 10                    | ±500 mV           | 0 to 1 V                       |  |
| 20                    | ±250 mV           | 0 to 500 mV                    |  |
| 50                    | ±100 mV           | 0 to 200 mV                    |  |
| 100                   | ±50 mV 0 to 100 m |                                |  |

|                |                   | Absolute Accuracy |              |        |               |               | Relative .        | Accuracy      |               |          |
|----------------|-------------------|-------------------|--------------|--------|---------------|---------------|-------------------|---------------|---------------|----------|
| Nominal        | Nominal Range (V) |                   | % of Reading |        | Offset        |               | se +<br>tion (µV) | Temp<br>Drift | Resoluti      | ion (µV) |
| Positive<br>FS | Negative<br>FS    | 24 Hours          | 90 Days      | 1 Year | ( <b>µ</b> V) | Single<br>Pt. | Avg.              | (%/°C)        | Single<br>Pt. | Avg.     |
| 10             | -10               | 0.0304            | 0.0312       | 0.0321 | 1067.4        | 981.2         | 87.0              | 0.0006        | 1145.2        | 114.5    |
| 5              | -5                | 0.0054            | 0.0062       | 0.0071 | 536.2         | 490.6         | 43.5              | 0.0001        | 572.6         | 57.3     |
| 2.5            | -2.5              | 0.0304            | 0.0312       | 0.0321 | 270.6         | 245.3         | 21.7              | 0.0006        | 286.3         | 28.6     |
| 1              | -1                | 0.0304            | 0.0312       | 0.0321 | 111.2         | 98.1          | 8.7               | 0.0006        | 114.5         | 11.5     |
| 0.5            | -0.5              | 0.0304            | 0.0312       | 0.0321 | 58.1          | 56.2          | 5.0               | 0.0006        | 66.3          | 6.6      |
| 0.25           | -0.25             | 0.0304            | 0.0312       | 0.0321 | 31.6          | 32.8          | 3.0               | 0.0006        | 39.2          | 3.9      |
| 0.1            | -0.1              | 0.0304            | 0.0312       | 0.0321 | 15.6          | 22.4          | 2.1               | 0.0006        | 27.7          | 2.8      |
| 0.05           | -0.05             | 0.0304            | 0.0312       | 0.0321 | 10.3          | 19.9          | 1.9               | 0.0006        | 25.3          | 2.5      |
| 10             | 0                 | 0.0054            | 0.0062       | 0.0071 | 536.2         | 490.6         | 43.5              | 0.0001        | 572.6         | 57.3     |
| 5              | 0                 | 0.0304            | 0.0312       | 0.0321 | 270.6         | 245.3         | 21.7              | 0.0006        | 286.3         | 28.6     |
| 2              | 0                 | 0.0304            | 0.0312       | 0.0321 | 111.2         | 98.1          | 8.7               | 0.0006        | 114.5         | 11.5     |
| 1              | 0                 | 0.0304            | 0.0312       | 0.0321 | 58.1          | 56.2          | 5.0               | 0.0006        | 66.3          | 6.6      |
| 0.5            | 0                 | 0.0304            | 0.0312       | 0.0321 | 31.6          | 39.8          | 3.0               | 0.0006        | 48.2          | 3.9      |
| 0.2            | 0                 | 0.0304            | 0.0312       | 0.0321 | 15.6          | 22.4          | 2.1               | 0.0006        | 27.7          | 2.8      |
| 0.1            | 0                 | 0.0304            | 0.0312       | 0.0321 | 10.3          | 19.9          | 1.9               | 0.0006        | 25.3          | 2.5      |

### **6052E Accuracy Information**

Note: Accuracies are valid for measurements following an internal E Series Calibration. Averaged numbers assume dithering and averaging of 100 single-channel readings.

Measurement accuracies are listed for operational temperatures within  $\pm 1$  °C of internal calibration temperature and  $\pm 10$  °C of external or factory calibration temperature.

Input coupling.....DC

Max working voltage

(signal + common mode).....Each input should remain within ±11 V of ground

Overvoltage protection ......±25 V powered on, ±15 V powered off

Inputs protected .....ACH<0..15>, AISENSE

FIFO buffer size.....512 samples

| Data transfers | DMA, interrupts, |
|----------------|------------------|
|                | programmed I/O   |

| DMA modes                 | Single transfer, demand transfer |
|---------------------------|----------------------------------|
| Configuration memory size | 512 words                        |

### **Transfer Characteristics**

| Relative accuracy ±1.5 LSB typ, ±3.0 LSB max               |
|------------------------------------------------------------|
| DNL ±0.5 LSB typ, ±1.0 LSB max                             |
| No missing codes 16 bits, guaranteed                       |
| Offset error                                               |
| Pregain error after calibration $\pm 1.0 \ \mu V \ max$    |
| Pregain error before calibration ±2.6 mV max               |
| Postgain error after calibration $\pm 76 \ \mu V$          |
| Postgain error before calibration ±82 mV                   |
| Gain error (relative to calibration reference)             |
| After calibration (gain = 1) $\pm 30.5$ ppm of reading max |
| Before calibration ±22,000 ppm of reading max              |
| Gain $\neq$ 1 with gain error                              |

adjusted to 0 at gain = 1 .....  $\pm 200$  ppm of reading max

## Amplifier Characteristics

| Input impedance      |                                        |
|----------------------|----------------------------------------|
| Normal powered on    | 100 G $\Omega$ in parallel with 100 pF |
| Powered off          | 820 Ω min                              |
| Overload             | 820 Ω min                              |
| Input bias current   | ±200 pA                                |
| Input offset current | ±100 pA                                |
| CMRR, DC to 60 Hz    |                                        |
| Gain = 0.5           | 92 dB                                  |
| Gain = 1             | 97 dB                                  |
| Gain = 2             | 101 dB                                 |
|                      |                                        |

| Gain = 5       | 104 dB |
|----------------|--------|
| Gain $\geq 10$ | 105 dB |

## **Dynamic Characteristics**

Bandwidth

| Small signal (–3 dB)  | 480 kHz |
|-----------------------|---------|
| Large signal (1% THD) | 500 kHz |

| Dynamic range |                |
|---------------|----------------|
|               | gain 0.5 to 5  |
|               | 83 dB, gain 10 |

Settling time for full-scale step

| ±16 LSB  | 3 µs typical              |
|----------|---------------------------|
| ±4 LSB   | 4 µs max                  |
| ±2 LSB   | 5 µs max, gain 0.5 to 10  |
|          | 8 µs max, gain 20 to 50   |
|          | 10 µs max, gain 100       |
| ±1 LSB   | 10 µs max, gain 0.5 to 5  |
|          | 15 µs max, gain 10 to 100 |
| ±1/2 LSB | 20 µs typical             |

System noise (including quantization noise)

| Gain     | Noise        |
|----------|--------------|
| 0.5 to 5 | 0.95 LSB rms |
| 10       | 1.1 LSB rms  |
| 20       | 1.3 LSB rms  |
| 50       | 2.3 LSB rms  |
| 100      | 4.2 LSB rms  |

Crosstalk, DC to 100 kHz

| Adjacent channels | 75 dB  |
|-------------------|--------|
| Other channels≤   | –90 dB |

## Stability

| ,                                                               |
|-----------------------------------------------------------------|
| Recommended warm-up time                                        |
| PCI/PXI-6052E 15 minutes                                        |
| DAQPad-6052E 30 minutes                                         |
| Offset temperature coefficient                                  |
| Pregain $\pm 4 \ \mu V/^{\circ}C$                               |
| Bipolar postgain±120 µV/°C                                      |
| Unipolar postgain $\pm 30 \ \mu V/^{\circ}C$                    |
| Gain temperature coefficient ±17 ppm/°C                         |
| Onboard calibration reference                                   |
| Level 5.000 V (±1.0 mV)                                         |
| (actual value stored in EEPROM)                                 |
| Temperature coefficient ±0.6 ppm/°C max                         |
| Long-term stability $\pm 6 \text{ ppm} / \sqrt{1,000 \text{h}}$ |

## Analog Output

## **Output Characteristics**

| Number of channels | . 2 voltage                      |
|--------------------|----------------------------------|
| Resolution         | . 16 bits, 1 in 16,536           |
| Max update rate    | . 333 kS/s                       |
| Type of DAC        | Double buffered, multiplying     |
| FIFO buffer size   | . 2,048 samples                  |
| Data transfers     | .DMA, interrupts, programmed I/O |
| DMA modes          | . Scatter-gather                 |

### **PXI-6052E** Accuracy Information

|                   |             | Absolute Accuracy              |         |         |            |         |
|-------------------|-------------|--------------------------------|---------|---------|------------|---------|
| Nominal Range (V) |             | % of Reading Offset Temp Drift |         |         | Temp Drift |         |
| Positive FS       | Negative FS | 24 Hrs                         | 90 Days | 1 Year  | (µV)       | (%/°C)  |
| 10                | -10         | 0.0044%                        | 0.0052% | 0.0061% | ±797.76 μV | 0.0001% |
| 10                | 0           | 0.0044%                        | 0.0052% | 0.0061% | ±568.88 μV | 0.0001% |

Absolute Accuracy = (% of Reading  $\times$  Voltage) + Offset + (Temp Drift  $\times$  Voltage)

Note: Temp drift applies only if ambient is greater than ±10 °C of previous external calibration.

### **Transfer Characteristics**

Relative accuracy (INL)

After calibration.....±0.35 LSB typ, ±1.0 LSB max Before calibration.....±4 LSB max

#### DNL

| After calibration<br>Before calibration |                                       |
|-----------------------------------------|---------------------------------------|
| Monotonicity                            | 16 bits, guaranteed after calibration |
| Offset error                            |                                       |
| After colibration                       | +205 uV mov                           |

After calibration.....±305 µV max Before calibration ......±17 mV max

Gain error (relative to internal reference)

After calibration.....±30.5 ppm of output max Before calibration.....±9,000 ppm of output max

#### Gain error

(relative to external reference).....+0% to +0.5% of output max, not adjustable

### **Voltage Output**

| Ranges                   | . ±10 V, 0 to 10 V, ± EXTREF,<br>0 to EXTREF<br>(software-selectable) |
|--------------------------|-----------------------------------------------------------------------|
| Output coupling          | . DC                                                                  |
| Output impedance         | 0.1 Ω max                                                             |
| Current drive            | ±5 mA max                                                             |
| Protection               | . Short-circuit to ground                                             |
| Power-on state           | . ±0.020 V max                                                        |
| External reference input |                                                                       |
| Range                    | ±11 V                                                                 |
| Overvoltage protection   | . ±25 V powered on,<br>±15 V powered off                              |
| Input impedance          | . 10 kΩ                                                               |
| Bandwidth (-3 dB)        | . 3 kHz                                                               |
| Slew rate                | 0.3 V/µs                                                              |

## **Dynamic Characteristics**

| Settling time for full-scale step      | 3.5 $\mu$ s to ±1.0 LSB accuracy |
|----------------------------------------|----------------------------------|
| Settling time for half-scale step      | 3.0 $\mu$ s to ±1.0 LSB accuracy |
| Slew rate                              | 15 V/µs                          |
| Noise                                  | 60 µVrms, DC to 1 MHz            |
| Glitch energy (at midscale transition) |                                  |
| Magnitude                              | 10 mV                            |
| Duration                               | 1 µs                             |

### Stability

Offset temperature coefficient .....  $\pm 35 \ \mu V/^{\circ}C$ 

 External reference.....±5 ppm/°C

Onboard calibration reference

| Level                   | 5.000 V (±1.0 mV)                           |
|-------------------------|---------------------------------------------|
|                         | (actual value stored in EEPROM)             |
| Temperature coefficient | ±0.6 ppm/°C max                             |
| Long-term stability     | $\pm 6 \text{ ppm} / \sqrt{1,000 \text{h}}$ |

## Digital I/O

| Number of channels | 8 input/output |
|--------------------|----------------|
| Compatibility      | TTL/CMOS       |

#### Digital logic levels

| Level                                            | Min    | Max     |
|--------------------------------------------------|--------|---------|
| Input low voltage                                | 0 V    | 0.8 V   |
| Input high voltage                               | 2 V    | 5 V     |
| Input low current (Vin = $0$ V)                  | _      | -320 μA |
| Input high current (Vin = 5 V)                   | _      | 10 µA   |
| Output low voltage ( $I_{OL} = 24 \text{ mA}$ )  | _      | 0.4 V   |
| Output high voltage ( $I_{OH} = 13 \text{ mA}$ ) | 4.35 V | —       |

Power-on state ......Input (High-Z)

Data transfers ......Programmed I/O

### Timing I/O

| Number of channels |                    |
|--------------------|--------------------|
|                    | 1 frequency scaler |

#### Resolution

| Counter/timers    | 24 bits |
|-------------------|---------|
| Frequency scalers | 4 bits  |

Compatibility ......TTL/CMOS

Base clocks available

Counter/timers ......20 MHz, 100 kHz

| Frequency scalers 10 MHz, 100 kHz                   |
|-----------------------------------------------------|
| Base clock accuracy ±0.01%                          |
| Max source frequency 20 MHz                         |
| Min source pulse duration 10 ns in edge-detect mode |
| Min gate pulse duration 10 ns in edge-detect mode   |
| Data transfersDMA, interrupts, programmed I/O       |
| DMA modesScatter-gather                             |

## Triggers

## Analog Trigger

| Source                      | ACH<015>, PFI0/TRIG1                                                                                                                                |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Level                       | ± full-scale, internal;<br>±10 V, external                                                                                                          |
| Slope                       | Positive or negative<br>(software-selectable)                                                                                                       |
| Resolution                  | 12 bits, 1 in 4,096                                                                                                                                 |
| Hysteresis                  | Programmable                                                                                                                                        |
| Bandwidth (-3 dB)           | 700 kHz internal,<br>700 kHz external                                                                                                               |
| External input (PFI0/TRIG1) |                                                                                                                                                     |
| Impedance                   | 10 k Ω                                                                                                                                              |
| Coupling                    | DC                                                                                                                                                  |
| Protection                  | -0.5 to Vcc + 0.5 V when<br>configured as a digital signal<br>±35 V when configured as an<br>analog trigger signal or disabled<br>±35 V powered off |
| Accuracy                    | ±1.0% of full scale range max                                                                                                                       |

## **Digital Trigger**

| Compatibility | TTL                    |
|---------------|------------------------|
| Response      | Rising or falling edge |
| Pulse width   | 10 ns min              |

### RTSI

| Trigger lines  |
|----------------|
| PCI/PXI-6052E7 |
| DAQPad-6052E4  |
| Clock line1    |

### **Bus Interface**

#### Туре

| PCI/PXI-6052E | Master, | Slave               |
|---------------|---------|---------------------|
| DAQPad-6052E  | Master, | Slave, Asynchronous |

### **Power Requirement**

Power available at I/O connector.....+4.65 VDC to +5.25 VDC at 1 A

PCI/PXI-6052E +5 VDC (±5%).....1.3 A

(does not include current drawn from 5 V fuse on I/O connector)

DAQPad-6052E 9-24 VDC .....20 W

### **Physical**

| Dimensions (not including conn | nectors)                     |
|--------------------------------|------------------------------|
| PCI-6052E                      |                              |
| PXI-6052E                      | 16 by 10 cm (6.3 by 3.9 in.) |
| DAQPad-6052E                   |                              |
|                                |                              |

### Environment

# Custom Cabling and Optional Connectors

This appendix describes the various cabling and connector options.

## **Custom Cabling**

National Instruments offers cables and accessories for you to prototype your application or to use if you frequently change device interconnections.

If you want to develop your own cable, however, the following guidelines may be useful:

- For the analog input signals, shielded twisted-pair wires for each analog input pair yield the best results, assuming that you use differential inputs. Tie the shield for each signal pair to the ground reference at the source.
- You should route the analog lines separately from the digital lines.
- When using a cable shield, use separate shields for the analog and digital halves of the cable. Failure to do so results in noise coupling into the analog signals from transient digital signals.

The following list gives recommended part numbers for connectors that mate to the I/O connector on your 6052E device.

Mating connectors and a backshell kit for making custom 68-pin cables are available from National Instruments (part number 776832-01)

- Honda 68-position, solder cup, female connector (part number PCS-E68FS)
- Honda backshell (part number PCS-E68LKPA)

## **Optional Connectors**

Figure B-1 shows the pin assignments for the 68-pin connector. This connector is available when you use the SH6868EP or R6868 cable assemblies with the 6052E device.

| ACH8             | 34 68 | АСНО               |
|------------------|-------|--------------------|
| ACH1             | 33 67 | AIGND              |
| AIGND            | 32 66 | ACH9               |
| ACH10            | 31 65 | ACH2               |
| ACH3             | 30 64 | AIGND              |
| AIGND            | 29 63 | ACH11              |
| ACH4             | 28 62 | AISENSE            |
| AIGND            | 27 61 | ACH12              |
| ACH13            | 26 60 | ACH5               |
| ACH6             | 25 59 | AIGND              |
| AIGND            | 24 58 | ACH14              |
| ACH15            | 23 57 | ACH7               |
| DACOOUT          | 22 56 | AIGND              |
| DAC1OUT          | 21 55 | AOGND              |
| EXTREF           | 20 54 | AOGND              |
| DIO4             | 19 53 | DGND               |
| DGND             | 18 52 | DIO0               |
| DIO1             | 17 51 | DIO5               |
| DIO6             | 16 50 | DGND               |
| DGND             | 15 49 | DIO2               |
| +5 V             | 14 48 | DIO7               |
| DGND             | 13 47 | DIO3               |
| DGND             | 12 46 | SCANCLK            |
| PFI0/TRIG1       | 11 45 | EXTSTROBE*         |
| PFI1/TRIG2       | 10 44 | DGND               |
| DGND             | 9 43  | PFI2/CONVERT*      |
| +5 V             | 8 42  | PFI3/GPCTR1_SOURCE |
| DGND             | 7 41  | PFI4/GPCTR1_GATE   |
| PFI5/UPDATE*     | 6 40  | GPCTR1_OUT         |
| PFI6/WFTRIG      | 5 39  | DGND               |
| DGND             | 4 38  | PFI7/STARTSCAN     |
| PFI9/GPCTR0_GATE | 3 37  | PFI8/GPCTR0_SOURCE |
| GPCTR0_OUT       | 2 36  | DGND               |
| FREQ_OUT         | 1 35  | DGND               |

Figure B-1. 68-Pin Connector Pin Assignments

| AIGND              | 1 2   | AIGND            |
|--------------------|-------|------------------|
| ACH0               | 3 4   | ACH8             |
| ACH1               | 5 6   | ACH9             |
| ACH2               | 7 8   | ACH10            |
| ACH3               | 9 10  | ACH11            |
| ACH4               | 11 12 | ACH12            |
| ACH5               | 13 14 | ACH13            |
| ACH6               | 15 16 | ACH14            |
| ACH7               | 17 18 | ACH15            |
| AISENSE            | 19 20 | DACOOUT          |
| DAC1OUT            | 21 22 | EXTREF           |
| AOGND              | 23 24 | DGND             |
| DIO0               | 25 26 | DIO4             |
| DIO1               | 27 28 | DIO5             |
| DIO2               | 29 30 | DIO6             |
| DIO3               | 31 32 | DIO7             |
| DGND               | 33 34 | +5 V             |
| +5 V               | 35 36 | SCANCLK          |
| EXTSTROBE*         | 37 38 | PFI0/TRIG1       |
| PFI1/TRIG2         | 39 40 | PFI2/CONVERT*    |
| PFI3/GPCTR1_SOURCE | 41 42 | PFI4/GPCTR1_GATE |
| GPCTR1_OUT         | 43 44 | PFI5/UPDATE*     |
| PFI6/WFTRIG        | 45 46 | PFI7/STARTSCAN   |
| PFI8/GPCTR0_SOURCE | 47 48 | PFI9/GPCTR0_GATE |
| GPCTR0_OUT         | 49 50 | FREQ_OUT         |
|                    |       |                  |
|                    |       |                  |

Figure B-2 shows the pin assignments for the 50-pin connector. This connector is available when you use the SH6850 or R6850 cable assemblies.

Figure B-2. 50-Pin Connector Pin Assignments

# **Common Questions**

This appendix contains a list of commonly asked questions and their answers relating to usage and special features of your device.

## **General Information**

#### What is the DAQ-STC?

The DAQ-STC is the system timing control application-specific integrated circuit (ASIC) designed by National Instruments and is the backbone of the E Series devices. The DAQ-STC contains seven 24-bit counters and three 16-bit counters. The counters are divided into the following three groups:

- Analog input-two 24-bit, two 16-bit counters
- Analog output—three 24-bit, one 16-bit counters
- General-purpose counter/timer functions—two 24-bit counters

The groups can be configured independently with timing resolutions of 50 ns or 10  $\mu$ s. With the DAQ-STC, you can interconnect a wide variety of internal timing signals to other internal blocks. The interconnection scheme is quite flexible and completely software configurable. New capabilities such as buffered pulse generation, equivalent time sampling, and seamlessly changing the sampling rate are possible.

#### What does sampling rate mean to me?

It means that this is the fastest you can acquire data on your device and still achieve accurate results. For example, the PCI-6052E has a sampling rate of 333 kS/s. This sampling rate is aggregate: one channel at 333 kS/s or two channels at 166.5 kS/s per channel illustrates the relationship. Notice, however, that the PCI-6052E has settling times that vary with gain and accuracy. See Appendix A, *Specifications*, for exact specifications.

## What type of 5 V protection do the PCI-6052E, PXI-6052E, and DAQPad-6052E have?

The PCI-6052E, PXI-6052E, and DAQPad-6052E have 5 V lines equipped with a self-resetting 1 A fuse.

## Installation and Configuration

#### How do you set the base address for a PCI-6052E or PXI-6052E?

The base address of the PCI-6052E and PXI-6052E is assigned automatically through the PCI bus protocol. This assignment is completely transparent to you.

#### What jumpers should I be aware of when configuring my device?

The PCI-6052E, PXI-6052E, and DAQPad-6052E are jumperless and switchless.

## Which National Instruments document should I read first to get started using DAQ software?

Your NI-DAQ or application software release notes documentation is always the best starting place.

#### What version of NI-DAQ must I have to program my device?

You must have NI-DAQ version 6.5 for the PCI-6052E. The PXI-6052E and DAQPad-6052E require NI-DAQ version 6.6.

#### What is Firewire?

Firewire and IEEE 1394 are the same thing. Firewire was the original name when the technology was developed by Apple. Later, Apple turned over the specification to the IEEE for standardization. Firewire is a registered trademark of Apple.

#### Can I use a 400 Mbytes/s 1394 device with a 100 Mbytes/s device?

Yes. However, the bus slows to the slowest speed. So, your 400 Mbytes/s 1394 device will operate faster if the 100 Mbytes/s device is removed from the bus.

#### How many devices can I hook up to a 1394 bus?

Up to 64 different devices, including the PC, may be attached to a single device.

#### Can I hook up the 1394 bus any way I want?

No. You can not have cycles in the bus cabling, and you must have fewer than 16 hops between devices.

#### What can I do to optimize the performance of my 1394 device?

There are several things that can be done to optimize the performance of your 1394 device. First, try to keep your bus running at the fastest speed possible by attaching only devices that are at least as fast as your 1394 device. If a 200 Mbytes/s device is added to the bus with your 400 Mbytes/s DAQ device, you will slow the entire bus down to 200 Mbytes/s. Second, minimize the maximum number of hops between the devices on the bus. The more hops you have the slower the bus will run. Finally, remember there is only a limited amount of bandwidth available on the bus. If you stream DV at 20 Mbytes/s, you will hurt your DAQ performance.

#### Will 1394 DAQ work with Windows 95?

No. Microsoft and National Instruments do not support Windows 95 and 1394.

## **Analog Input and Output**

#### I'm using my device in differential analog input mode and I have connected a differential input signal, but my readings are random and drift rapidly. What's wrong?

Check your ground reference connections. Your signal may be referenced to a level that is considered *floating* with reference to the device ground reference. Even if you are in differential mode, the signal *must* still be referenced to the same ground level as the device reference. There are various methods of achieving this while maintaining a high common-mode rejection ratio (CMRR). These methods are outlined in Chapter 4, *Signal Connections*.

# I'm using the DACs to generate a waveform, but I discovered with a digital oscilloscope that there are glitches on the output signal. Is this normal?

When it switches from one voltage to another, any DAC produces glitches due to released charges. The largest glitches occur when the most significant bit (MSB) of the D/A code switches. You can build a lowpass deglitching filter to remove some of these glitches, depending on the frequency and nature of your output signal. See the *Analog Output Reglitch* section in Chapter 3, *Hardware Overview*, for more information about reglitching.

## Can I synchronize a one-channel analog input data acquisition with a one-channel analog output waveform generation on my device?

Yes. One way to accomplish this is to use the waveform generation timing pulses to control the analog input data acquisition. To do this, follow steps 1 through 4 below, in addition to the usual steps for data acquisition and waveform generation configuration.

- 1. Enable the PFI5 line for output, as follows:
  - If you are using NI-DAQ, call Select\_Signal(deviceNumber, ND\_PFI\_5, ND\_OUT\_UPDATE, ND\_HIGH\_TO\_LOW).
  - If you are using LabVIEW, invoke Route Signal VI with signal name set to PFI5 and signal source set to AO Update.
- 2. Set up data acquisition timing so that the timing signal for A/D conversion comes from PFI5, as follows:
  - If you are using NI-DAQ, call Select\_Signal(deviceNumber, ND\_IN\_CONVERT, ND PFI 5, ND HIGH TO LOW).
  - If you are using LabVIEW, invoke AI Clock Config VI with clock source code set to PFI pin, high to low, and clock source string set to 5.
- 3. Initiate analog input data acquisition, which will start only when the analog output waveform generation starts.
- 4. Initiate analog output waveform generation.

## Timing and Digital I/O

#### What types of triggering can be hardware-implemented on my device?

Digital triggering is hardware-supported as well as analog triggering in hardware.

## What added functionality does the DAQ-STC make possible in contrast to the Am9513?

The DAQ-STC incorporates much more than just 10 Am9513-style counters within one chip. In fact, the DAQ-STC has the complexity of more than 24 chips. The DAQ-STC makes possible PFI lines, analog triggering, selectable logic level, and frequency shift keying. The DAQ-STC also makes buffered operations possible, such as direct up/down control, single or pulse train generation, equivalent time sampling, buffered period, and buffered semiperiod measurement.

## What is the difference in timebases between the Am9513 counter/timer and the DAQ-STC?

The DAQ-STC-based MIO devices have a 20 MHz timebase. The Am9513-based MIO devices have a 1 MHz or 5 MHz timebase.

## Will the counter/timer applications that I wrote previously work with the DAQ-STC?

If you are using NI-DAQ with LabVIEW, some of your applications drawn using the CTR VIs will still run. However, there are many differences in the counters between the E Series and other devices; the counter numbers are different, timebase selections are different, and the DAQ-STC counters are 24-bit counters (unlike the 16-bit counters on device without the DAQ-STC).

If you are using the NI-DAQ language interface or LabWindows/CVI, the answer is no, the counter/timer applications that you wrote previously will not work with the DAQ-STC. You must use the GPCTR functions; ICTR and CTR functions will not work with the DAQ-STC. The GPCTR functions have the same capabilities as the ICTR and CTR functions, plus more, but you must rewrite the application with the GPCTR function calls.

# I'm using one of the general-purpose counter/timers on my E Series device, but I do not see the counter/timer output on the I/O connector. What am I doing wrong?

If you are using the NI-DAQ language interface or LabWindows/CVI, you must configure the output line to output the signal to the I/O connector. Use the Select\_Signal call in NI-DAQ to configure the output line. By default, all timing I/O lines except EXTSTROBE\* are tri-stated.

#### What are the PFIs and how do I configure these lines?

PFIs are Programmable Function Inputs. These lines serve as connections to virtually all internal timing signals.

If you are using the NI-DAQ language interface or LabWindows/CVI, use the Select\_Signal function to route internal signals to the I/O connector, route external signals to internal timing sources, or tie internal timing signals together.

If you are using NI-DAQ with LabVIEW and you want to connect external signal sources to the PFI lines, you can use AI Clock Config, AI Trigger Config, AO Clock Config, AO Trigger and Gate Config, CTR Mode

Config, and CTR Pulse Config advanced level VIs to indicate which function the connected signal will serve. Use the Route Signal VI to enable the PFI lines to output internal signals.

Ŵ

**Caution** If you enable a PFI line for output, do *not* connect any external signal source to it; if you do, you can damage the device, the computer, and the connected equipment.

## What are the power-on states of the PFI and DIO lines on the I/O connector?

At system power-on and reset, both the PFI and DIO lines are set to high impedance by the hardware. This means that the device circuitry is not actively driving the output either high or low. However, these lines may have pull up or pull down resistors connected to them as shown in Table 4-1, *I/O Connector Signal Descriptions*, and Table 4-2, *I/O Signal Summary*. These resistors weakly pull the output to either a logic high or logic low state. For example, DIO(0) will be in the high impedance state after power on, and Table 4-1 shows that there is a 50 k $\Omega$  pull-up resistor. This pull-up resistor will set the DIO(0) pin to a logic high when the output is in a high-impedance state.

# **Technical Support Resources**

This appendix describes the comprehensive resources available to you in the Technical Support section of the National Instruments Web site and provides technical support telephone numbers for you to use if you have trouble connecting to our Web site or if you do not have internet access.

## **NI Web Support**

To provide you with immediate answers and solutions 24 hours a day, 365 days a year, National Instruments maintains extensive online technical support resources. They are available to you at no cost, are updated daily, and can be found in the Technical Support section of our Web site at www.natinst.com/support.

### **Online Problem-Solving and Diagnostic Resources**

- KnowledgeBase—A searchable database containing thousands of frequently asked questions (FAQs) and their corresponding answers or solutions, including special sections devoted to our newest products. The database is updated daily in response to new customer experiences and feedback.
- **Troubleshooting Wizards**—Step-by-step guides lead you through common problems and answer questions about our entire product line. Wizards include screen shots that illustrate the steps being described and provide detailed information ranging from simple getting started instructions to advanced topics.
- **Product Manuals**—A comprehensive, searchable library of the latest editions of National Instruments hardware and software product manuals.
- Hardware Reference Database—A searchable database containing brief hardware descriptions, mechanical drawings, and helpful images of jumper settings and connector pinouts.
- Application Notes—A library with more than 100 short papers addressing specific topics such as creating and calling DLLs, developing your own instrument driver software, and porting applications between platforms and operating systems.

### Software-Related Resources

- **Instrument Driver Network**—A library with hundreds of instrument drivers for control of standalone instruments via GPIB, VXI, or serial interfaces. You also can submit a request for a particular instrument driver if it does not already appear in the library.
- **Example Programs Database**—A database with numerous, non-shipping example programs for National Instruments programming environments. You can use them to complement the example programs that are already included with National Instruments products.
- Software Library—A library with updates and patches to application software, links to the latest versions of driver software for National Instruments hardware products, and utility routines.

## Worldwide Support

National Instruments has offices located around the globe. Many branch offices maintain a Web site to provide information on local services. You can access these Web sites from www.natinst.com/worldwide.

If you have trouble connecting to our Web site, please contact your local National Instruments office or the source from which you purchased your National Instruments product(s) to obtain support.

For telephone support in the United States, dial 512 795 8248. For telephone support outside the United States, contact your local branch office:

Australia 03 9879 5166, Austria 0662 45 79 90 0, Belgium 02 757 00 20, Brazil 011 284 5011, Canada (Ontario) 905 785 0085, Canada (Québec) 514 694 8521, China 0755 3904939, Denmark 45 76 26 00, Finland 09 725 725 11, France 01 48 14 24 24, Germany 089 741 31 30, Hong Kong 2645 3186, India 91805275406, Israel 03 6120092, Italy 02 413091, Japan 03 5472 2970, Korea 02 596 7456, Mexico (D.F.) 5 280 7625, Mexico (Monterrey) 8 357 7695, Netherlands 0348 433466, Norway 32 27 73 00, Singapore 2265886, Spain (Madrid) 91 640 0085, Spain (Barcelona) 93 582 0251, Sweden 08 587 895 00, Switzerland 056 200 51 51, Taiwan 02 2377 1200, United Kingdom 01635 523545

| Prefix | Meanings | Value |
|--------|----------|-------|
| p-     | pico-    | 10-12 |
| n-     | nano-    | 10-9  |
| μ-     | micro-   | 10-6  |
| m-     | milli-   | 10-3  |
| k-     | kilo-    | 103   |
| M-     | mega-    | 106   |
| G-     | giga-    | 109   |
| t-     | tera-    | 1012  |

## Numbers/Symbols

| %    | percent                  |
|------|--------------------------|
| +    | positive of, or plus     |
| -    | negative of, or minus    |
| >    | greater than             |
| ≥    | greater than or equal to |
| <    | less than                |
| ≤    | less than or equal to    |
| /    | per                      |
| 0    | degree                   |
| Ω    | ohm                      |
|      | square root of           |
| +5 V | +5 VDC source signal     |

## A

| А       | amperes                                                                                                                                                                                                               |
|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AC      | alternating current                                                                                                                                                                                                   |
| ACH     | analog input channel signal                                                                                                                                                                                           |
| A/D     | analog-to-digital                                                                                                                                                                                                     |
| ADC     | analog-to-digital converter—an electronic device, often an integrated circuit, that converts an analog voltage to a digital number                                                                                    |
| AI      | analog input                                                                                                                                                                                                          |
| AIGATE  | analog input gate signal                                                                                                                                                                                              |
| AIGND   | analog ground signal                                                                                                                                                                                                  |
| AISENSE | analog sense signal                                                                                                                                                                                                   |
| ANSI    | American National Standards Institute                                                                                                                                                                                 |
| AO      | analog output                                                                                                                                                                                                         |
| AOGND   | analog output ground signal                                                                                                                                                                                           |
| ASIC    | Application-Specific Integrated Circuit—a proprietary semiconductor<br>component designed and manufactured to perform a set of specific<br>functions for a specific customer                                          |
| В       |                                                                                                                                                                                                                       |
| BIOS    | basic input/output system—BIOS functions are the fundamental level of<br>any PC or compatible computer. BIOS functions embody the basic<br>operations needed for successful use of the computer's hardware resources. |
| bipolar | a signal range that includes both positive and negative values (for example, $-5$ V to $+5$ V)                                                                                                                        |

### C

| С             | Celsius                                                                                                                                                                                                                                                                                                                                                                                |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CalDAC        | calibration DAC                                                                                                                                                                                                                                                                                                                                                                        |
| СН            | channel—pin or wire lead to which you apply or from which you read the<br>analog or digital signal. Analog signals can be single-ended or differential.<br>For digital signals, you group channels to form ports. Ports usually consist<br>of either four or eight digital channels.                                                                                                   |
| cm            | centimeter                                                                                                                                                                                                                                                                                                                                                                             |
| CMOS          | complementary metal-oxide semiconductor                                                                                                                                                                                                                                                                                                                                                |
| CMRR          | common-mode rejection ratio—a measure of an instrument's ability to reject interference from a common-mode signal, usually expressed in decibels (dB)                                                                                                                                                                                                                                  |
| CONVERT*      | convert signal                                                                                                                                                                                                                                                                                                                                                                         |
| counter/timer | a circuit that counts external pulses or clock pulses (timing)                                                                                                                                                                                                                                                                                                                         |
| CTR           | counter                                                                                                                                                                                                                                                                                                                                                                                |
| D             |                                                                                                                                                                                                                                                                                                                                                                                        |
| D/A           | digital-to-analog                                                                                                                                                                                                                                                                                                                                                                      |
| DAC           | digital-to-analog converter—an electronic device, often an integrated circuit, that converts a digital number into a corresponding analog voltage or current                                                                                                                                                                                                                           |
| DAC0OUT       | analog channel 0 output signal                                                                                                                                                                                                                                                                                                                                                         |
| DAC1OUT       | analog channel 1 output signal                                                                                                                                                                                                                                                                                                                                                         |
| DAQ           | data acquisition—(1) collecting and measuring electrical signals from sensors, transducers, and test probes or fixtures and inputting them to a computer for processing; (2) collecting and measuring the same kinds of electrical signals with A/D and/or DIO boards plugged into a computer, and possibly generating control signals with D/A and/or DIO boards in the same computer |

| dB        | decibel—the unit for expressing a logarithmic measure of the ratio of two signal levels: dB=20log10 V1/V2, for signals in volts                                                                                                                        |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DC        | direct current                                                                                                                                                                                                                                         |
| DGND      | digital ground signal                                                                                                                                                                                                                                  |
| DIFF      | differential mode                                                                                                                                                                                                                                      |
| DIO       | digital input/output                                                                                                                                                                                                                                   |
| DIP       | dual inline package                                                                                                                                                                                                                                    |
| dithering | the addition of Gaussian noise to an analog input signal                                                                                                                                                                                               |
| DMA       | direct memory access—a method by which data can be transferred to/from<br>computer memory from/to a device or memory on the bus while the<br>processor does something else. DMA is the fastest method of transferring<br>data to/from computer memory. |
| DNL       | differential nonlinearity—a measure in least significant bit of the worst-case deviation of code widths from their ideal value of 1 LSB                                                                                                                |
| DO        | digital output                                                                                                                                                                                                                                         |
| E         |                                                                                                                                                                                                                                                        |
| EEPROM    | electrically erasable programmable read-only memory—ROM that can be erased with an electrical signal and reprogrammed                                                                                                                                  |
| EXTREF    | external reference signal                                                                                                                                                                                                                              |
| EXTSTROBE | external strobe signal                                                                                                                                                                                                                                 |

## F

| FIFO           | first-in first-out memory buffer—the first data stored is the first data sent to<br>the acceptor. FIFOs are often used on DAQ devices to temporarily store                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                | incoming or outgoing data until that data can be retrieved or output. For<br>example, an analog input FIFO stores the results of A/D conversions until<br>the data can be retrieved into system memory, a process that requires the<br>servicing of interrupts and often the programming of the DMA controller.<br>This process can take several milliseconds in some cases. During this time,<br>data accumulates in the FIFO for future retrieval. With a larger FIFO,<br>longer latencies can be tolerated. In the case of analog output, a FIFO<br>permits faster update rates, because the waveform data can be stored on the<br>FIFO ahead of time. This again reduces the effect of latencies associated<br>with getting the data from system memory to the DAQ device. |
| FREQ_OUT       | frequency output signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| ft             | feet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| G              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| GATE           | gate signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| GPCTR          | general purpose counter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GPCTR0_GATE    | general purpose counter 0 gate signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GPCTR0_OUT     | general purpose counter 0 output signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GPCTR0_SOURCE  | general purpose counter 0 clock source signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GPCTR0_UP_DOWN | general purpose counter 0 up down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| GPCTR1_GATE    | general purpose counter 1 gate signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| GPCTR1_OUT     | general purpose counter 1 output signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| GPCTR1_SOURCE  | general purpose counter 1 clock source signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| GPCTR1_UP_DOWN | general purpose counter 1 up down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

### Η

| h               | hour                                                                                                                                                                                                              |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| hex             | hexadecimal                                                                                                                                                                                                       |
| Hz              | hertz-the number of scans read or updates written per second                                                                                                                                                      |
| I               |                                                                                                                                                                                                                   |
| I/O             | input/output—the transfer of data to/from a computer system involving<br>communications channels, operator interface devices, and/or data<br>acquisition and control interfaces                                   |
| I <sub>OH</sub> | current, output high                                                                                                                                                                                              |
| I <sub>OL</sub> | current, output low                                                                                                                                                                                               |
| INL             | integral nonlinearity—a measure in LSB of the worst-case deviation from the ideal A/D or D/A transfer characteristic of the analog I/O circuitry                                                                  |
| L               |                                                                                                                                                                                                                   |
| LSB             | least significant bit                                                                                                                                                                                             |
| М               |                                                                                                                                                                                                                   |
| m               | meters                                                                                                                                                                                                            |
| MB              | megabytes of memory                                                                                                                                                                                               |
| MIO             | multifunction I/O                                                                                                                                                                                                 |
| MITE            | MXI Interface to Everything—a custom ASIC designed by National<br>Instruments that implements the PCI bus interface. The MITE supports bus<br>mastering for high-speed data transfers over the PCI bus.           |
| MSB             | most significant bit                                                                                                                                                                                              |
| mux             | multiplexer—a switching device with multiple inputs that sequentially connects each of its inputs to its output, typically at high speeds, in order to measure several signals with a single analog input channel |

## N

| NC                     | normally closed, or not connected                                                                                                                                                                                                                                                                                                                                                           |
|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NI-DAQ                 | National Instruments driver software for DAQ hardware                                                                                                                                                                                                                                                                                                                                       |
| noise                  | an undesirable electrical signal—Noise comes from external sources such<br>as the AC power line, motors, generators, transformers, fluorescent lights,<br>soldering irons, CRT displays, computers, electrical storms, welders, radio<br>transmitters, and internal sources such as semiconductors, resistors, and<br>capacitors. Noise corrupts signals you are trying to send or receive. |
| NRSE                   | nonreferenced single-ended mode—all measurements are made with<br>respect to a common (NRSE) measurement system reference, but the<br>voltage at this reference can vary with respect to the measurement system<br>ground                                                                                                                                                                   |
| 0                      |                                                                                                                                                                                                                                                                                                                                                                                             |
| OUT                    | output pin—a counter output pin where the counter can generate various TTL pulse waveforms                                                                                                                                                                                                                                                                                                  |
| Р                      |                                                                                                                                                                                                                                                                                                                                                                                             |
| PCI                    | Peripheral Component Interconnect—a high-performance expansion bus<br>architecture originally developed by Intel to replace ISA and EISA. It is<br>achieving widespread acceptance as a standard for PCs and work-stations;<br>it offers a theoretical maximum transfer rate of 132 Mbytes/s.                                                                                               |
| PFI                    | programmable function input                                                                                                                                                                                                                                                                                                                                                                 |
| PFI0/TRIG1             | PFI0/trigger 1                                                                                                                                                                                                                                                                                                                                                                              |
| PFI1/TRIG2             | PFI1/trigger 2                                                                                                                                                                                                                                                                                                                                                                              |
| PFI2/CONVERT*          | PFI2/convert                                                                                                                                                                                                                                                                                                                                                                                |
| PFI3/GPCTR1_<br>SOURCE | PFI3/general purpose counter 1 source                                                                                                                                                                                                                                                                                                                                                       |
| PFI4/GPCTR1_GATE       | PFI4/general purpose counter 1 gate                                                                                                                                                                                                                                                                                                                                                         |
| PFI5/UPDATE*           | PFI5/update                                                                                                                                                                                                                                                                                                                                                                                 |

#### Glossary

| PFI6/WFTRIG            | PFI6/waveform trigger                                                                                                                                                                               |
|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PFI7/STARTSCAN         | PFI7/start of scan                                                                                                                                                                                  |
| PFI8/GPCTR0_<br>SOURCE | PFI8/general purpose counter 0 source                                                                                                                                                               |
| PFI9/GPCTR0_GATE       | PFI9/general purpose counter 0 gate                                                                                                                                                                 |
| PGIA                   | programmable gain instrumentation amplifier                                                                                                                                                         |
| port                   | <ul><li>(1) a communications connection on a computer or a remote controller</li><li>(2) a digital port, consisting of four or eight lines of digital input and/or output</li></ul>                 |
| ppm                    | parts per million                                                                                                                                                                                   |
| pu                     | pullup                                                                                                                                                                                              |
| R                      |                                                                                                                                                                                                     |
| RAM                    | random-access memory                                                                                                                                                                                |
| rms                    | root mean square—the square root of the average value of the square of the instantaneous signal amplitude; a measure of signal amplitude                                                            |
| RSE                    | referenced single-ended mode—all measurements are made with respect<br>to a common reference measurement system or a ground. Also called a<br>grounded measurement system.                          |
| RTD                    | resistance temperature detector—a metallic probe that measures temperature based upon its coefficient of resistivity                                                                                |
| RTSI bus               | real-time system integration bus—the National Instruments timing bus that<br>connects DAQ boards directly, by means of connectors on top of the boards,<br>for precise synchronization of functions |
| S                      |                                                                                                                                                                                                     |
| S                      | seconds                                                                                                                                                                                             |
| S                      | samples                                                                                                                                                                                             |

| SCANCLK             | scan clock signal                                                                                                                                                                                                                                          |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SCXI                | Signal Conditioning eXtensions for Instrumentation—the National<br>Instruments product line for conditioning low-level signals within an<br>external chassis near sensors so only high-level signals are sent to DAQ<br>boards in the noisy PC environment |
| SE                  | single-ended—a term used to describe an analog input that is measured<br>with respect to a common ground                                                                                                                                                   |
| settling time       | the amount of time required for a voltage to reach its final value within specified limits                                                                                                                                                                 |
| signal conditioning | the manipulation of signals to prepare them for digitizing                                                                                                                                                                                                 |
| SISOURCE            | SI counter clock signal                                                                                                                                                                                                                                    |
| SOURCE              | source signal                                                                                                                                                                                                                                              |
| S/s                 | samples per second—used to express the rate at which a DAQ board samples an analog signal                                                                                                                                                                  |
| STARTSCAN           | start scan signal                                                                                                                                                                                                                                          |
| system noise        | a measure of the amount of noise seen by an analog circuit or an ADC when<br>the analog inputs are grounded                                                                                                                                                |
| т                   |                                                                                                                                                                                                                                                            |
| TC                  | terminal count-the highest value of a counter                                                                                                                                                                                                              |
| t <sub>gh</sub>     | gate hold time                                                                                                                                                                                                                                             |

t<sub>gsu</sub> gate setup time

t<sub>gw</sub> gate pulse width

t<sub>out</sub> output delay time

THD total harmonic distortion—the ratio of the total rms signal due to harmonic distortion to the overall rms signal, in decibel or a percentage

thermocouple a temperature sensor created by joining two dissimilar metals. The junction produces a small voltage as a function of the temperature.

| TRIG            | trigger signal              |
|-----------------|-----------------------------|
| t <sub>sc</sub> | source clock period         |
| t <sub>sp</sub> | source pulse width          |
| TTL             | transistor-transistor logic |
| U               |                             |
| UI              | update interval             |

| UISOURCE update interval counter clock si | ignal |
|-------------------------------------------|-------|
|-------------------------------------------|-------|

unipolar a signal range that is always positive (for example, 0 to +10 V)

update the output equivalent of a scan. One or more analog or digital output samples. Typically, the number of output samples in an update is equal to the number of channels in the output group. For example, one pulse from the update clock produces one update which sends one new sample to every analog output channel in the group.

#### V

| v                         | volts                                                                                                                                                                                                                                                                              |
|---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DC</sub>           | volts direct current                                                                                                                                                                                                                                                               |
| VI                        | virtual instrument—(1) a combination of hardware and/or software elements, typically used with a PC, that has the functionality of a classic stand-alone instrument (2) a LabVIEW software module (VI), which consists of a front panel user interface and a block diagram program |
| V <sub>IH</sub>           | volts, input high                                                                                                                                                                                                                                                                  |
| V <sub>IL</sub>           | volts, input low                                                                                                                                                                                                                                                                   |
| V <sub>in</sub>           | volts in                                                                                                                                                                                                                                                                           |
| $\mathbf{V}_{\mathrm{m}}$ | measured voltage                                                                                                                                                                                                                                                                   |
| V <sub>OH</sub>           | volts, output high                                                                                                                                                                                                                                                                 |

#### Glossary

| V <sub>OL</sub>      | volts, output low                                           |
|----------------------|-------------------------------------------------------------|
| V <sub>ref</sub>     | reference voltage                                           |
| Vrms                 | volts, root mean square                                     |
|                      |                                                             |
| W                    |                                                             |
| <b>W</b><br>waveform | multiple voltage readings taken at a specific sampling rate |

# Index

#### Numbers

+5 V signal description (table), 4-3 self-resetting fuse, C-1 6052E devices. *See also* hardware overview. block diagram, 3-1 features, 1-1 to 1-2 optional equipment, 1-7 requirements for getting started, 1-2 software programming choices, 1-4 to 1-6 National Instruments application software, 1-4 to 1-5 NI-DAQ driver software, 1-5 to 1-6 register-level programming, 1-6 unpacking, 1-4 using PXI with CompactPCI, 1-2 to 1-3

## A

ACH <0..15> signals analog input signal connections, 4-7 description (table), 4-3 acquisition timing connections. See DAQ timing connections. AIGATE signal, 4-29 to 4-30 AIGND signal analog input signal connections, 4-7 description (table), 4-3 I/O signal summary (table), 4-6 AISENSE signal analog input signal connections, 4-7 description (table), 4-3 I/O signal summary (table), 4-6 analog input. See also analog input modes. common questions, C-3 to C-4 input polarity and range, 3-3 to 3-4 actual range and measurement precision (table), 3-3

considerations for selecting input ranges, 3-4 unipolar and bipolar, 3-3 multichannel scanning considerations, 3-4 to 3-5 signal connections, 4-7 to 4-8 specifications, A-1 to A-5 6052 accuracy information, A-2 amplifier characteristics, A-3 to A-4 dynamic characteristics, A-4 input characteristics, A-1 to A-3 stability, A-5 transfer characteristics, A-3 types of signal sources, 4-9 floating signal sources, 4-9 ground-referenced signal sources, 4-9 analog input modes available input configurations (table), 3-2 common-mode signal rejection considerations, 4-17 differential connections, 4-11 to 4-14 ground-referenced signal sources, 4-11 to 4-12 nonreferenced or floating signal sources, 4-12 to 4-14 exceeding common-mode input ranges (caution), 4-7 overview. 3-2 PGIA (figure), 4-8 recommended input connections (figure), 4-10 single-ended connection, 4-14 to 4-16 floating signal sources (RSE configuration), 4-15 grounded signal sources (NRSE configuration), 4-16

analog output common questions, C-3 to C-4 overview, 3-5 polarity selection, 3-5 reference selection, 3-5 reglitch circuitry, 3-6 signal connections, 4-17 to 4-18 specifications, A-5 to A-8 dynamic characteristics, A-7 output characteristics, A-5 to A-6 PXI-6052E accuracy information, A-6 stability, A-7 to A-8 transfer characteristics, A-6 voltage output, A-7 analog trigger, 3-6 to 3-9 above-high-level analog triggering mode (figure), 3-8 below-low-level analog triggering mode (figure), 3-7 block diagram, 3-6 crosstalk on PFI0/TRIG1 pin (note), 3-6 high-hysteresis analog triggering mode (figure), 3-8 inside-region analog triggering mode (figure), 3-8 low-hysteresis analog triggering mode (figure), 3-8 specifications, A-9 AOGND signal analog output signal connections, 4-17 to 4-18 description (table), 4-3 I/O signal summary (table), 4-6

## B

bipolar input, 3-3 bipolar output, 3-5 block diagram, 3-1 bus interface specifications, A-10

#### C

cables. See also I/O connectors. custom cabling, B-1 field wiring considerations, 4-40 optional equipment, 1-7 calibration, 5-1 to 5-3 adjusting gain error, 5-3 external calibration, 5-2 loading calibration constants, 5-1 to 5-2 self-calibration, 5-2 charge injection, 3-4 clocks, board and RTSI, 3-11 commonly asked questions. See questions and answers. common-mode signal rejection considerations, 4-17 Communication LED, 2-4 CompactPCI, using with PXI, 1-2 to 1-3 ComponentWorks software, 1-4 configuration common questions, C-2 to C-3 hardware configuration, 2-3 to 2-4 connectors. See I/O connectors. CONVERT\* signal DAQ timing connections, 4-28 to 4-29 signal routing (figure), 3-10 counter/timer applications, C-5 custom cabling, B-1

## D

DACOOUT signal analog output signal connections, 4-17 description (table), 4-3 I/O signal summary (table), 4-6 DAC1OUT signal analog output signal connections, 4-17 description (table), 4-3 I/O signal summary (table), 4-6 DAQ timing connections, 4-22 to 4-33 AIGATE signal, 4-29 to 4-30 CONVERT\* signal, 4-28 to 4-29 EXTSTROBE\* signal, 4-23 to 4-24 SCANCLK signal, 4-23 SISOURCE signal, 4-30 STARTSCAN signal, 4-26 to 4-28 TRIG1 signal, 4-24 to 4-25 TRIG2 signal, 4-25 to 4-26 typical posttriggered acquisition (figure), 4-22 typical pretriggered acquisition (figure), 4-23 DAOPad-6052E. See 6052E devices. DAQ-STC, C-1, C-4 DGND signal description (table), 4-3 I/O signal summary (table), 4-6 diagnostic resources, online, D-1 DIFF mode description (table), 3-2 recommended configuration (figure), 4-10 differential connections, 4-11 to 4-14 ground-referenced signal sources, 4-11 to 4-12 nonreferenced or floating signal sources, 4-12 to 4-14 when to use, 4-11 digital I/O common questions, C-4 to C-6 overview. 3-9 signal connections, 4-18 to 4-19 specifications, A-8 digital trigger specifications, A-10 DIO<0..7> signal description (table), 4-3 digital I/O signal connections, 4-18 to 4-19 I/O signal summary (table), 4-6

documentation conventions used in manual, *xi-xii* related documentation, *xii* 

## Ε

EEPROM storage of calibration constants, 5-1 environment specifications, A-11 environmental noise, 4-40 equipment, optional, 1-7 EXTREF signal analog output reference selection, 3-5 analog output signal connections, 4-17 to 4-18 description (table), 4-3 I/O signal summary (table), 4-6 EXTSTROBE\* signal DAQ timing connections, 4-23 to 4-24 description (table), 4-3 I/O signal summary (table), 4-6

## F

field wiring considerations, 4-40 floating signal sources description, 4-9 differential connections, 4-12 to 4-14 single-ended connections (RSE configuration), 4-15 FREQ\_OUT signal description (table), 4-5 general-purpose timing signal connections, 4-39 I/O signal summary (table), 4-7 frequently asked questions. *See* questions and answers. fuse, self-resetting, C-1

## G

gain error, adjusting, 5-3 general-purpose timing signal connections, 4-33 to 4-39 FREQ\_OUT signal, 4-39 GPCTR0\_GATE signal, 4-34 to 4-35 GPCTR0\_OUT signal, 4-35 GPCTR0\_SOURCE signal, 4-34 GPCTR0\_UP\_DOWN signal, 4-36 GPCTR1\_GATE signal, 4-37 GPCTR1\_OUT signal, 4-37 to 4-38 GPCTR1 SOURCE signal, 4-36 GPCTR1\_UP\_DOWN signal, 4-38 to 4-39 glitches analog output reglitch, 3-6 waveform generation glitches, C-3 GPCTR0\_GATE signal, 4-34 to 4-35 GPCTR0\_OUT signal description (table), 4-5 general-purpose timing signal connections, 4-35 I/O signal summary (table), 4-7 GPCTR0\_SOURCE signal, 4-34 GPCTR0\_UP\_DOWN signal, 4-36 GPCTR1 GATE signal, 4-37 GPCTR1 OUT signal description (table), 4-4 general-purpose timing signal connections, 4-37 to 4-38 I/O signal summary (table), 4-6 GPCTR1 SOURCE signal, 4-36 GPCTR1 UP DOWN signal, 4-38 to 4-39 ground-referenced signal sources description, 4-9 differential connections, 4-11 to 4-12 single-ended connections (NRSE configuration), 4-16

#### H

hardware configuration, 2-3 to 2-4 installation, 2-1 to 2-3 hardware overview analog input, 3-2 to 3-5 input mode, 3-2 input polarity and range, 3-3 to 3-4 analog output, 3-5 to 3-6 block diagram, 3-1 digital I/O, 3-9 timing signal routing, 3-9 to 3-13 board and RTSI clocks, 3-11 programmable function inputs, 3-10 to 3-11 RTSI triggers, 3-11 to 3-13

input mode. See analog input modes. input polarity and range, 3-3 to 3-4 actual range and measurement precision (table), 3-3 considerations for selecting input ranges, 3-4 exceeding common-mode input ranges (caution), 4-7 unipolar and bipolar, 3-3 installation common questions, C-2 to C-3 hardware, 2-1 to 2-3 software, 2-1 unpacking 6025E devices, 1-4 I/O connectors, 4-1 to 4-7 exceeding maximum ratings (caution), 4-1 optional connectors, B-2 to B-3 50-pin connector pin assignments (figure), B-3 68-pin connector pin assignments (figure), B-2

pin assignments (figure), 4-2 signal descriptions (table), 4-3 to 4-5 signal summary (table), 4-6 to 4-7

## L

LabVIEW and LabWindows/CVI application software, 1-4 LEDs Communication LED, 2-4 Power LED, 2-4

#### М

manual. *See* documentation. multichannel scanning considerations, 3-4 to 3-5

#### Ν

National Instruments Web support, D-1 to D-2 NI-DAQ driver software, 1-5 to 1-6 noise, environmental, 4-40 NRSE (nonreferenced single-ended) mode AISENSE signal, 4-7 description (table), 3-2 differential connections, 4-12 to 4-14 recommended configuration (figure), 4-10 single-ended connections for ground-referenced signal sources, 4-16

## 0

online problem-solving and diagnostic resources, D-1 optional equipment, 1-7

#### Ρ

PCI-6052E. See 6052E devices. PFI0/TRIG1 signal description (table), 4-4 false triggering due to crosstalk (note), 3-6 I/O signal summary (table), 4-6 PFI1/TRIG2 signal description (table), 4-4 I/O signal summary (table), 4-6 PFI2/CONVERT\* signal description (table), 4-4 I/O signal summary (table), 4-6 PFI3/GPCTR1\_SOURCE signal description (table), 4-4 I/O signal summary (table), 4-6 PFI4/GPCTR1\_GATE signal description (table), 4-4 I/O signal summary (table), 4-6 **PFI5/UPDATE** signal description (table), 4-4 I/O signal summary (table), 4-6 PFI6/WFTRIG signal description (table), 4-5 I/O signal summary (table), 4-6 **PFI7/STARTSCAN** signal description (table), 4-5 I/O signal summary (table), 4-6 PFI8/GPCTR0\_SOURCE signal description (table), 4-5 I/O signal summary (table), 4-6 PFI9/GPCTR0 GATE signal description (table), 4-5 I/O signal summary (table), 4-6 PFIs (programmable function inputs) common questions, C-5 to C-6 signal routing, 3-10 to 3-11 timing connections, 4-21 to 4-22 PGIA (programmable gain instrumentation amplifier) analog input connections, 4-7 to 4-8 differential connections ground-referenced signal sources (figure), 4-12 nonreferenced or floating signal sources, 4-13 to 4-14 overview, 4-11 single-ended connections floating signal sources (figure), 4-15 ground-referenced signal sources (figure), 4-16 physical specifications, A-10 pin assignments. See I/O connectors. polarity input polarity and range, 3-3 to 3-4 output polarity selection, 3-5 posttriggered data acquisition overview, 4-22 typical acquisition (figure), 4-22 power connections, 4-20 Power LED, 2-4 power requirement specifications, A-10 pretriggered acquisition overview. 4-22 typical acquisition (figure), 4-23 problem-solving and diagnostic resources, online, D-1 programmable function inputs (PFIs). See PFIs (programmable function inputs). programmable gain instrumentation amplifier. See PGIA (programmable gain instrumentation amplifier). PXI, using with CompactPCI, 1-2 to 1-3 PXI-6052E. See 6052E devices.

#### Q

questions and answers, C-1 to C-6 analog input and output, C-3 to C-4 general information, C-1 installation and configuration, C-2 to C-3 timing and digital I/O, C-4 to C-6

## R

reference selection, analog output, 3-5 referenced single-ended input (RSE). See RSE (referenced single-ended) mode. register-level programming, 1-6 reglitch, analog output, 3-6 requirements for getting started, 1-2 RSE (referenced single-ended) mode description (table), 3-2 recommended configuration (figure), 4-10 single-ended connections for floating signal sources, 4-15 RTSI clocks, 3-11 **RTSI** triggers overview, 3-11 signal connections PCI and DAQPad (figure), 3-12 PXI (figure), 3-13 specifications, A-10

## S

sampling rate, C-1 SCANCLK signal DAQ timing connections, 4-23 description (table), 4-3 I/O signal summary (table), 4-6 scanning, multichannel, 3-4 to 3-5 settling time, in multichannel scanning, 3-4 to 3-5 signal connections analog input, 4-7 to 4-17 common-mode signal rejection considerations, 4-17 differential connection considerations, 4-11 to 4-14 input configurations, 4-9 to 4-17 single-ended connection considerations, 4-14 to 4-16 summary of input connections (table), 4-10 types of signal sources, 4-9 analog output, 4-17 to 4-18 digital I/O, 4-18 to 4-19 field wiring considerations, 4-40 I/O connectors, 4-1 to 4-7 exceeding maximum ratings (caution), 4-1 I/O connector signal descriptions (table), 4-3 to 4-5 I/O signal summary (table), 4-6 to 4-7 pin assignments (figure), 4-2 I/O connectors, optional, B-2 to B-3 50-pin connector pin assignments (figure), B-3 68-pin connector pin assignments (figure), B-2 power connections, 4-20 timing connections, 4-20 to 4-39 DAQ timing connections, 4-22 to 4-33 general-purpose timing signal connections, 4-33 to 4-39 programmable function input connections, 4-21 to 4-22 waveform generation timing connections, 4-30 to 4-33 signal sources floating signal sources, 4-9 ground-referenced signal sources, 4-9

single-ended connections, 4-14 to 4-16 floating signal sources (RSE configuration), 4-15 grounded signal sources (NRSE configuration), 4-16 when to use, 4-14 SISOURCE signal, 4-30 software installation, 2-1 software programming choices, 1-4 to 1-6 National Instruments application software, 1-4 to 1-5 NI-DAO driver software, 1-5 to 1-6 register-level programming, 1-6 software-related resources, D-2 specifications analog input, A-1 to A-5 6052 accuracy information, A-2 amplifier characteristics, A-3 to A-4 dynamic characteristics, A-4 input characteristics, A-1 to A-3 stability, A-5 transfer characteristics, A-3 analog output, A-5 to A-8 dynamic characteristics, A-7 output characteristics, A-5 to A-6 PXI-6052E accuracy information, A-6 stability, A-7 to A-8 transfer characteristics, A-6 voltage output, A-7 bus interface, A-10 digital I/O, A-8 environment, A-11 physical, A-10 power requirement, A-10 timing I/O, A-8 to A-9 triggers, A-9 to A-10 analog trigger, A-9 digital trigger, A-10 RTSI trigger, A-10 STARTSCAN signal, 4-26 to 4-28

## T

technical support resources, D-1 to D-2 timing connections, 4-20 to 4-39 DAQ timing connections, 4-22 to 4-33 AIGATE signal, 4-29 to 4-30 CONVERT\* signal, 4-28 to 4-29 EXTSTROBE\* signal, 4-23 to 4-24 SCANCLK signal, 4-23 SISOURCE signal, 4-30 STARTSCAN signal, 4-26 to 4-28 TRIG1 signal, 4-24 to 4-25 TRIG2 signal, 4-25 to 4-26 typical posttriggered acquisition (figure), 4-23 typical pretriggered acquisition (figure), 4-23 general-purpose timing signal connections, 4-33 to 4-39 FREQ\_OUT signal, 4-39 GPCTR0 GATE signal, 4-34 to 4-35 GPCTR0\_OUT signal, 4-35 GPCTR0\_SOURCE signal, 4-34 GPCTR0 UP DOWN signal, 4-36 GPCTR1\_GATE signal, 4-37 GPCTR1\_OUT signal, 4-37 to 4-38 GPCTR1 SOURCE signal, 4-36 GPCTR1 UP DOWN signal, 4-38 to 4-39 overview, 4-20 to 4-21 programmable function input connections, 4-21 to 4-22 timing I/O connections (figure), 4-21 waveform generation timing connections, 4-30 to 4-33 **UISOURCE** signal, 4-33 UPDATE\* signal, 4-32 to 4-33 WFTRIG signal, 4-31 timing I/O common questions, C-4 to C-6 specifications, A-8 to A-9

timing signal routing, 3-9 to 3-13 board and RTSI clocks, 3-11 CONVERT\* signal routing (figure), 3-10 programmable function inputs, 3-10 to 3-11 RTSI triggers, 3-11 to 3-13 TRIG1 signal, 4-24 to 4-25 TRIG2 signal, 4-25 to 4-26 trigger specifications, A-9 to A-10 analog trigger, A-9 digital trigger, A-10 RTSI trigger, A-10 triggers analog trigger, 3-6 to 3-9 RTSI triggers, 3-11 to 3-13

## U

UISOURCE signal, 4-32 to 4-33 unipolar input, 3-3 unipolar output, 3-5 unpacking 6025E devices, 1-4 UPDATE\* signal, 4-32 to 4-33

#### V

VCC signal (table), 4-6 VirtualBench software, 1-5 voltage output specifications, A-7

#### W

waveform generation, glitches in, C-3
waveform generation timing connections, 4-30 to 4-33
UISOURCE signal, 4-32 to 4-33
UPDATE\* signal, 4-32 to 4-33
WFTRIG signal, 4-31 Web support from National Instruments, D-1 to D-2 online problem-solving and diagnostic resources, D-1 software-related resources, D-2
WFTRIG signal, 4-31
Worldwide technical support, D-2